Post on 31-Dec-2015
description
19/04/23 T. Evartson 1
Registrid Registers
RG
d 0
d 1
d n-1
c
q 0
q 1
q n-1
TT
c D
TT
c D
TT
c D
TT
c D
q0q1q2q3
c
d0d1d2d3
d 0
d 1
d n-1
c
q 0
q 1
RG
q n-1
19/04/23 T. Evartson 2
RG
d 0
d 1
d n-1
c
q 0
q 1
q n-1R
d 0
d 1
d n-1
c
q 0
q 1
RG
q n-1
R
TT
c D
TT
c D
TT
c D
TT
c D
q0q1q2q3
C
d0d1d2d3
RRRR
RESET
Asetusega register
19/04/23 T. Evartson 4
RG
d 0
d 1
c
q 0
q 1
q n-1
b0
b1
d n-1
bn-1
w
Register mis võimldab valida kahe info allika vahel.
TT
c
qi
1
&&
J K
1
&&M
1
11bi di
M=1 bi => RG
M=0 di => RG
C
19/04/23 T. Evartson 6
q 3 q 2 q 1 q 0
LI RO
q 3 q 2 q 1 q 0
LO RIq 3 q 2 q 1 q 0
Nihkeregister Shift register
TT
cS
R
TT
cS
R
TT
cS
R
TT
cS
R
q3 q2 q1 q0
1
LI
c
19/04/23 T. Evartson 9
Nihkeregister paralleel laadimisega
TT
cR T
1
&&
1
di
PL=1 di => RG
PL=0 R1
TT
cR T
++
PL
C
qi+1
qi
RESET
19/04/23 T. Evartson 12
Reversiivsed nihkeregistrid
LI RO
q 3 q 2 q 1 q 0
LO RIq 3 q 2 q 1 q 0
M=1
M=0
TT
c D
TT
c D
TT
c D
qi-1qiqi+1
c
di+1 di-1
1
&&
1
M
di