Old IDESA and New IDESA-2 European Training Programs for Implementation of DSM CMOS ASICs Wieslaw...
-
date post
21-Dec-2015 -
Category
Documents
-
view
221 -
download
0
Transcript of Old IDESA and New IDESA-2 European Training Programs for Implementation of DSM CMOS ASICs Wieslaw...
Old IDESA and New IDESA-2European Training Programs for Implementation of DSM CMOS ASICs
Wieslaw Kuzmicz,Warsaw University of Technology, Warsaw, Poland, [email protected]
Bart DeMey, Microelectronics Training Center, imec, Leuven, Belgium, [email protected]
with all project partners
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
OutlineMotivation and goals
More Moore, less designsMore Moore, more moneyMore Moore, more problems Small but not beautiful
IDESA: 2008 - 2010About the project Four hands-on coursesAdvanced seminarsOutcomes, problems and lessons learned
IDESA-2: 2010 - 2012What’s old, what’s newPractical aspectsInformation
Conclusions
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
2008: more Moore, less designs
Number of university designs submitted to EUROPRACTICE MPW service started to decrease in 1997
1997: ~ 4002003: ~ 200
Many universities abandoned silicon implementation oriented coursesDigital system design: software and FPGA onlyAnalog design: slowly disappearing, together with device physics and design
Facts:
Consequence:
Europe has almost lost ASIC production to Far East…Is Europe going to lose design as well?
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
5
2008: more Moore, more money?
Cost of processed silicon goes up……but the number of devices per unit area goes up faster.-> the cost of a single transistor goes down,-> larger, more complex and less expensive SoCs.
This is the driving force for the industry. But what helps big IDMs focusing on large volume manufacturing, kills silicon implementation activities at universities!
University designs do not have millions of transistors……but the minimum silicon area must be paid for.-> the cost of a single transistor goes up,-> silicon prototyping becomes prohibitively expensive.
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
6
2008: more Moore, less designs
6
Is the silicon cost the only reason?
Source: EUROPRACTICE
Introduction of mini@sic - reduced cost MPW option
Extra EU financial support for university DSM designs
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
7
2008: more Moore, more problems
Sources: Medea+; TSMC; IDESA course
Density rules and dummy fills
Resolution enhancement techniques
OPC picture courtesy of J-M. Brunet, IEEE Web Seminar, November 9, 2006, reproduced with permission
350 250 180 150 120 90 nm
100
200
300
400
500
600
700No. of design rules
Technology node
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
8
2008: small but not beautifulDSM devices:
Complex structures: STI, triple well, retrograde doping, LDD and pocket implants, multilayer gate stack
Complex physics: SCE and RSCE, DIBL, poly depletion, gate tunneling current, band to band junction leakage, stress effects, ballistic transport, quantum effects
Complex models
Large variability
Low VDD and VGS voltages
Low threshold voltage, high subthreshold “off” current
DSM circuit and system design more complicated Digital design: “low leakage” architectures, high power density, complex timing verification, …
Analog design: low supply voltage, large mismatch, high device output conductance, …
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
9
IDESA: about the projectMission:
To bridge the gap between the industrial DSM design flows, methodologies and tools, and the design knowledge, competences and skills at European universities.
Four advanced hands-on courses focusing on 90 nm technology: Advanced analog implementation flow Advanced RF implementation flowAdvanced digital physical implementation flowDesign for manufacturing
Advanced seminars (1 to 3 hours each) introducing problems beyond 90 nmIDESA Workshop
Main actions:
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
10
IDESA: four advanced hands-on courses
Course brochures available on IDESA Web site
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
11
IDESA: advanced courses - locations
Hosts: universities and public research institutes Good geographical coverage One course cancelled due to insufficient number of registered participants
CountryNo. of
locationsNo. of
courses
Belgium 2 8
Czech Rep. 1 1
France 1 1
Greece 1 2
Italy 2 2
Poland 3 3
Slovakia 1 2
Spain 1 1
Sweden 1 1
Switzerland 1 1
The Netherlands 1 1
UK 2 4
Total 17 27
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
12
IDESA: advanced courses - attendees
Total number: 429 from 132 institutions and 26 countries20 EU member states Highest numbers (30+) from Belgium, Spain, UK, Italy, Germany and PolandSeven EU countries, among them Baltic states, not represented Non-EU: Belarus, Norway, Russia, Serbia, Switzerland, Turkey
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
13
IDESA: advanced seminarsRecorded and distributed in electronic form (streaming and files for download), 22 available (more expected) Prepared mainly by external invited experts from universities, research institutes, EDA companies, IDMsFree reuse allowed for teaching
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
14
Introduction of mini@sic
Extra EU financial support
IDESA: outcomesVery high overall satisfaction levelMost course attendees declared that the courses were very relevant to their research and/or teaching , esp. lab hands-on sessions Most course attendees declared that they were going to design DSM chips in the next year or two
Source: EUROPRACTICE
Introduction of mini@sic
Extra EU financial support
Start of IDESA
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
15
IDESA: problems and lessons learned
Joint course development: easier than expected Logistics:
Web based registration (handled by RAL)Temporary software licenses (handled by RAL and software vendors)Remote access to computer networks at course host institutions for trainers (handled by all course hosts)Real design kits (90 nm from TSMC), individual NDA required for all course attendees (handled by IMEC)
Marketing: Web site, e-mail campaigns, conference presentations - still not 100% successfulAll analog, digital and RF-oriented courses almost fully booked (average: 16 to 18 attendees per course); DfM course less popularMany non-EU participants had to cancel their course bookings due to financial crisis, despite travel grants offeredIDESA: a success, but about 20% of EU academic staff and PhD students reached only!
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
16
IDESA-2: main actions
Four advanced hands-on courses - updated: Advanced analog implementation flow
Advanced RF implementation flow
Advanced digital physical implementation flow (2 versions: CADENCE - based and SYNOPSYS - based)
Design for manufacturing
Courses will be repeated again at various locations 7 times each
Universities and institutes: proposals for course hosting are welcome!
NEW: courses will be open to SMEs
Advanced seminars (1 to 3 hours each) introducing problems beyond 90 nm, 65 nm, 45 nm - more will be added
Proposals for new seminars are welcome!
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
17
Advanced analog implementation flow
Technology aspects in 90 nm analog - lectureModeling issues - lectureHands-on evaluation versus simulation accuracy - lecture and labTransistor level and behavioural level design - lecture and labAnalog cell trimming using digital functions - lectureMixed mode design and its simulation methodology - lab Mismatch and yield modeling and analysis - lectureAnalog modeling and circuit optimization - lectureAnalog circuit optimization and layout - lab
5 days
Instructors from IMEC, EPFL, KUL
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
18
Advanced RF implementation flowTechnology aspects in 90 nm mixed signal and RF - lecture
Mosfet modeling - lecture
Microwave passive component design and simulation - lecture and lab
Testing and microwave measurements - lecture and lab
Mismatch modeling and simulation - lecture and lab
Mixed mode SoC design and its simulation methodology - lecture
Analog and RF cell trimming using digital functions - lecture and lab
90 nm design verification - lecture and lab
Circuit packaging - lecture and lab
Electrostatic discharge protection - lecture and lab5 days
Instructors: from IMEC, EPFL, TU Delft, WUT
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
19
Advanced digital physical implementation flowIntro: what are the new challenges to design 90 nm SoCs - lectureDesign environment and tool chain - lectureDesign synthesis (open SPARC) - lecture and labLeakage aware design/prevention - lectureDesign planning and floorplanning - lecture and labLibrary analysis and management - lecture IP integration and management - lectureLow power flow, positioning the different techniques to minimize dynamic and leakage power - lecture and labPhysical synthesis - placement and optimization - lecture and labMultiple clock tree synthesis - lecturePhysical synthesis - design for test - lecturePhysical synthesis - multimode and multicorner - lecture
(Continued on the next slide)
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
20
Advanced digital physical implementation flow
Physical synthesis - routing to GDS2 - lecture and labIR drop analysis, requirement to do dynamic power analysis in 90 nm - lectureMultimode, multicorner analysis, on chip variations and statistical static timing analysis, signoff analysis icnluding signal integrity - lecture and labSign-off - lectureDesign finishing and layout verification - lecture and labTape-out - lecture
5 days
Instructors: from RAL STFC, IMEC, WUT
(continued)
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
21
Design for Manufacturing flowIntroduction to manufacturing and yield. Process flow - lectureDefectivity - lecturePost-layout and manufacturability - lectureLitho simulation and process window - labDesign and layout for litho manufacturability - lectureExamples for other initiatives for post-layout manufacturability - lecture Backend metallization: dual Damascene process, copper fill - lecture DFM solutions - demo labYield analysis - demo labDesign for test and yield management - lecture
4 days
Instructors: from IMEC
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
22
Conditions of participation
Courses intended for academic staff (PhD students and up), all European universities and public research institutes eligible (priority for EU institutions)Inexpensive (50 € per day); travel and local expenses paid by participantsWill be repeated in many places in Europe to reduce travel costsPrerequisites: basic knowledge of VLSI design; some knowledge of Unix will be beneficial 18 - 24 persons per course (limited by number of computer seats in host institution) Materials can be freely reused in trainingIC designers from SMEs may participate at cost closer to market prices
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
23
Calendar
2010: First courses already scheduledDfM: IMEC (Belgium), 26 - 29 October 2010Analog: RAL (UK), 6 - 10 September 2010Project Web site will announce next courses
Further dates and host sites to be determinedAny European university and public research institutie can host a courseMain requirements: availability of technical infrastructure and sufficiently high expected number of participantsCourse fees go to the host institution, to cover local costs
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
24
Information
IDESA Web site: http://www.idesa-training.org
Project coordinator: Dr Bart DeMey, IMEC, [email protected]
Courses will also be advertised by EUROTRAINING
IDESA and IDESA-2 project consortium:IMEC, Leuven, Belgium - the coordinatorEcole Polytechnique Fédérale de Lausanne, SwitzerlandTechnische Universiteit Delft, the NetherlandsRutherford Appleton Lab., STFC, Chilton, UKSlovak University of Technology, Bratislava, SlovakiaWarsaw University of Technology, Warsaw, PolandKatholieke Universiteit Leuven, BelgiumCEA LETI, Grenoble, France
EWME 2010, Darmstadt, May 11, 2010
IDE
SA
- I
C D
esi
gn
Sk
ills
fo
r A
dva
nce
d D
SM
Tec
hn
olo
gie
s
25
Acknowledgments
Collaboration of all the project partners is gratefully acknowledged