LTC1735 - High Efficiency Synchronous Step-Down Switching … · 2020-02-01 · 1 LTC1735 1735fc...
Transcript of LTC1735 - High Efficiency Synchronous Step-Down Switching … · 2020-02-01 · 1 LTC1735 1735fc...
1
LTC1735
1735fc
High EfficiencySynchronous Step-Down
Switching Regulator
The LTC®1735 is a synchronous step-down switchingregulator controller that drives external N-channel powerMOSFETs using a fixed frequency architecture. BurstModeTM operation provides high efficiency at low loadcurrents. The precision 0.8V reference is compatible withfuture generation microprocessors. OPTI-LOOP compen-sation allows the transient response to be optimized overa wide range of output capacitance and ESR values.
The operating frequency (synchronizable up to 500kHz) isset by an external capacitor allowing maximum flexibilityin optimizing efficiency. A forced continuous control pinreduces noise and RF interference and can assist second-ary winding regulation by disabling Burst Mode operationwhen the main output is lightly loaded.
Protection features include internal foldback current lim-iting, output overvoltage crowbar and optional short-circuit shutdown. Soft-start is provided by an externalcapacitor that can be used to properly sequence supplies.The operating current level is user-programmable via anexternal current sense resistor. Wide input supply rangeallows operation from 4V to 30V (36V maximum).
Synchronizable/Programmable Fixed Frequency OPTI-LOOPTM Compensation Minimizes COUT ±1% Output Voltage Accuracy Dual N-Channel MOSFET Synchronous Drive Wide VIN Range: 4V to 36V Operation VOUT Range: 0.8V to 6V Internal Current Foldback Output Overvoltage Crowbar Protection Latched Short-Circuit Shutdown Timer
with Defeat Option Very Low Dropout Operation: 99% Duty Cycle Forced Continuous Control Pin Optional Programmable Soft-Start Remote Output Voltage Sense Power Good Output (LTC1735F Only) Logic Controlled Micropower Shutdown: IQ < 25µA LTC1435 Pin Compatible with
Minor Component Changes Available in 16-Lead Narrow SSOP, SO Packages and
20-Lead TSSOP Package (LTC1735F Only)
Figure 1. High Efficiency Step-Down Converter
, LTC and LT are registered trademarks of Linear Technology Corporation.Burst Mode and OPTI-LOOP are trademarks of Linear Technology Corporation. Notebook and Palmtop Computers, PDAs
Cellular Telephones and Wireless Modems DC Power Distribution Systems
COSC
RUN/SS
TG
BOOST
LTC1735
CB0.22µF
100pF
CC330pF
RC33k RSENSE
0.005Ω VOUT1.6V9A
COUT: PANASONIC EEFUEOG181RCIN: MARCON THCR70E1H226ZTL1: PANASONIC ETQP6F2R0HFARSENSE: IRC LRF2010-01-R005J
1000pF
CSS0.1µF COSC
47pF
+4.7µF +
COUT180µF4V×4SP
CIN22µF50V
M1FDS6680A
M2FDS6680A
1735 F01
DBCMDSH-3
D1MBRS340T3
VIN5V TO 24V
L12µH
CC2100pF
R220k1%
R120k1%
SGND
VOSENSE
SENSE–
SENSE+
INTVCC
BG
PGND
ITH
SW
VIN
FEATURES DESCRIPTIO
U
APPLICATIO SU
TYPICAL APPLICATIO
U
2
LTC1735
1735fc
ABSOLUTE AXI U RATI GS
W WW U
Input Supply Voltage (VIN) .........................36V to –0.3VTopside Driver Supply Voltage (BOOST)....42V to –0.3VSwitch Voltage (SW) ....................................36V to –5VEXTVCC Voltage ...........................................7V to –0.3VBoosted Driver Voltage (BOOST – SW) .......7V to –0.3VSENSE+, SENSE– Voltages .......... 1.1 (INTVCC) to –0.3VFCB Voltage ............................ (INTVCC + 0.3V) to –0.3VITH, VOSENSE Voltages ...............................2.7V to –0.3VRUN/SS, PGOOD (LTC1735F Only)Voltages .......................................................7V to –0.3V
ELECTRICAL CHARACTERISTICS The denotes specifications which apply over the full operatingtemperature range, otherwise specifications are at TA = 25°C. VIN = 15V, VRUN/SS = 5V unless otherwise noted.
Peak Driver Output Current <10µs (TG, BG) .............. 3AINTVCC Output Current ......................................... 50mAOperating Ambient Temperature Range
LTC1735C ............................................... 0°C to 85°CLTC1735I/LTC1735E (Note 8) ............ –40°C to 85°C
Junction Temperature (Note 2) ............................. 125°CStorage Temperature Range ................. –65°C to 150°CLead Temperature (Soldering, 10 sec).................. 300°C
(Note 1)
PACKAGE/ORDER I FOR ATIOU UW
ORDER PARTNUMBER
LTC1735CGNLTC1735CSLTC1735IGNLTC1735ISLTC1735EGN
TJMAX = 125°C, θJA = 130°C/W (GN)TJMAX = 125°C, θJA = 110°C/W (S)
TOP VIEW
S PACKAGE16-LEAD PLASTIC SO
GN PACKAGE16-LEAD NARROW
PLASTIC SSOP
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC GN PART MARKING
17351735I1735E
Consult LTC marketing for parts specified with wider operating temperature ranges.
ORDER PARTNUMBER
LTC1735CFLTC1735IF
TJMAX = 125°C, θJA = 110°C/W
1
2
3
4
5
6
7
8
9
10
TOP VIEW
F PACKAGE20-LEAD PLASTIC TSSOP
20
19
18
17
16
15
14
13
12
11
NC
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
PGOOD
SENSE–
SENSE+
NC
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
NC
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
Main Control Loop
IVOSENSE Feedback Current (Note 3) –4 – 25 nA
VOSENSE Feedback Voltage (Note 3) 0.792 0.8 0.808 V
∆VLINEREG Reference Voltage Line Regulation VIN = 3.6V to 30V (Note 3) 0.001 0.02 %/V
∆VLOADREG Output Voltage Load Regulation (Note 3)Measured in Servo Loop; VITH = 0.7V 0.1 0.3 %Measured in Servo Loop; VITH = 2V –0.1 –0.3 %
DF Max Maximum Duty Factor In Dropout 98 99.4 %
gm Transconductance Amplifier gm 1.3 mmho
VFCB Forced Continuous Threshold 0.76 0.8 0.84 V
IFCB Forced Continuous Current VFCB = 0.85V – 0.17 –0.3 µA
3
LTC1735
1735fc
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
ELECTRICAL CHARACTERISTICS The denotes specifications which apply over the full operatingtemperature range, otherwise specifications are at TA = 25°C. VIN = 15V, VRUN/SS = 5V unless otherwise noted.
VOVL Feedback Overvoltage Lockout 0.84 0.86 0.88 V
IQ Input DC Supply Current (Note 4)Normal Mode 450 µAShutdown VRUN/SS = 0V 15 25 µA
VRUN/SS Run Pin Start Threshold VRUN/SS, Ramping Positive 1.0 1.5 1.9 V
VRUN/SS Run Pin Begin Latchoff Threshold VRUN/SS, Ramping Positive 4.1 4.5 V
IRUN/SS Soft-Start Charge Current VRUN/SS = 0V –0.7 –1.2 µA
ISCL RUN/SS Discharge Current Soft Short Condition, VOSENSE = 0.5V, 0.5 2 4 µAVRUN/SS = 4.5V
UVLO Undervoltage Lockout Measured at VIN Pin (VIN Ramping Down) 3.5 3.9 V
∆VSENSE(MAX) Maximum Current Sense Threshold VOSENSE = 0.7V 60 75 85 mV
ISENSE Sense Pins Total Source Current VSENSE– = VSENSE
+ = 0V 60 80 µA
tON(MIN) Minimum On-Time Tested with a Square Wave (Note 6) 160 200 ns
TG Transition Time: (Note 7)TG tr Rise Time CLOAD = 3300pF 50 90 nsTG tf Fall Time CLOAD = 3300pF 50 90 ns
BG Transition Time: (Note 7)BG tr Rise Time CLOAD = 3300pF 50 90 nsBG tf Fall Time CLOAD = 3300pF 40 80 ns
TG/BG t1D Top Gate Off to Synchronous CLOAD = 3300pF Each Driver 100 nsGate On Delay Time
TG/BG t2D Synchronous Gate Off to Top CLOAD = 3300pF Each Driver 70 nsGate On Delay Time
Internal VCC Regulator
VINTVCC Internal VCC Voltage 6V < VIN < 30V, VEXTVCC = 4V 5.0 5.2 5.4 V
VLDO(INT) Internal VCC Load Regulation ICC = 0 to 20mA, VEXTVCC = 4V 0.2 1 %
VLDO(EXT) EXTVCC Drop Voltage ICC = 20mA, VEXTVCC = 5V 130 200 mV
VEXTVCC EXTVCC Switchover Voltage ICC = 20mA, EXTVCC Ramping Positive 4.5 4.7 V
VEXTVCC(HYS) EXTVCC Hysteresis 0.2 V
Oscillator
fOSC Oscillator Frequency COSC = 43pF (Note 5) 265 300 335 kHz
fH/fOSC Maximum Sync Frequency Ratio 1.3
fFCB(SYNC) FCB Pin Threshold For Sync Ramping Negative 0.9 1.2 V
PGOOD Output (LTC1735F Only)
VPGL PGOOD Voltage Low IPGOOD = 2mA 110 200 mV
IPGOOD PGOOD Leakage Current VPGOOD = 5V ±1 µA
VPG PGOOD Trip Level VOSENSE with Respect to Set Output VoltageVOSENSE Ramping Negative –6.0 –7.5 –9.5 %VOSENSE Ramping Positive 6.0 7.5 9.5 %
Note 1: Absolute Maximum Ratings are those values beyond which the lifeof a device may be impaired.
Note 2: TJ is calculated from the ambient temperature TA and powerdissipation PD according to the following formulas:LTC1735CS, LTC1735IS: TJ = TA + (PD • 110 °C/W)LTC1735CGN, LTC1735IGN, LTC1735EGN: TJ = TA + (PD • 130°C/W)LTC1735CF, LTC1735IF: TJ = TA + (PD • 110°C/W)
4
LTC1735
1735fc
TYPICAL PERFOR A CE CHARACTERISTICS
UW
Efficiency vs Load Current(3 Operating Modes) Efficiency vs Load Current Efficiency vs Input Voltage
LOAD CURRENT (A)0.001
EFFI
CIEN
CY (%
)
60
70
80BURST
SYNC
10
1735 G01
50
40
200.01 0.1 1
30
100
90
VIN = 10VVOUT = 3.3VRS = 0.01ΩfO = 300kHz
EXTVCC OPEN
CONTINUOUS
LOAD CURRENT (A)0.01 0.1 1 10
EFFI
CIEN
CY (%
)
1735 G02
100
90
80
70
60
50
40
VIN = 5V
EXTVCC = 5VFIGURE 1
VIN = 24V
VIN = 15V
INPUT VOLTAGE (V)0
70
EFFI
CIEN
CY (%
)
75
80
85
90
100
5 10 15 20
1735 G03
25 30
95
EXTVCC = 5VVOUT = 1.6VFIGURE 1
IOUT = 5A
IOUT = 0.5A
Efficiency vs Input Voltage Load RegulationVIN – VOUT Dropout Voltagevs Load Current
INPUT VOLTAGE (V)0
70
EFFI
CIEN
CY (%
)
75
80
85
90
100
5 10 15 20
1735 G04
25 30
95
EXTVCC OPENVOUT = 1.6VFIGURE 1
IOUT = 5A
IOUT = 0.5A
LOAD CURRENT (A)0
NORM
ALIZ
ED V
OUT
(%)
–0.2
–0.1
8
1735 G05
–0.3
–0.42 4 6 10
0FCB = 0VVIN = 15VFIGURE 1
LOAD CURRENT (A)0
0
V IN
– V O
UT (m
V)
500
400
300
200
100
2 4 6 8
1735 G06
10
RSENSE = 0.005ΩVOUT = 5V – 5% DROP
Note 3: The LTC1735 is tested in a feedback loop that servos VOSENSE tothe balance point for the error amplifier (VITH = 1.2V).Note 4: Dynamic supply current is higher due to the gate charge beingdelivered at the switching frequency. See Applications Information.Note 5: Oscillator frequency is tested by measuring the COSC chargecurrent (IOSC) and applying the formula:
fC pF I IOSC
OSC CHG DIS=
+
+
8 477 1011
1 111 1. ( )
( )
–
Note 6: The minimum on-time condition corresponds to an inductor peak-to-peak ripple current ≥40% of IMAX (see Minimum On-TimeConsiderations in the Applications Information section).Note 7: Rise and fall times are measured using 10% and 90% levels. Delaytimes are measured using 50% levels.Note 8: The LTC1735E is guaranteed to meet performance specificationsfrom 0°C to 85°C. Specifications over the –40°C to 85°C operatingtemperature range are assured by design, characterization and correlationwith statistical process controls. The LTC1735I specifications areguaranteed over the full –40°C to 85°C operating temperature range.
ELECTRICAL CHARACTERISTICS
5
LTC1735
1735fc
Maximum Current Sense Thresholdvs Normalized Output Voltage(Foldback)
TYPICAL PERFOR A CE CHARACTERISTICS
UW
Maximum Current Sense Thresholdvs VRUN/SS
Maximum Current Sense Thresholdvs Sense Common Mode Voltage
Maximum Current Sense Thresholdvs ITH Voltage VITH vs VRUN/SS
Maximum Current Sense Thresholdvs Temperature
NORMALIZED OUTPUT VOLTAGE (%)0
MAX
IMUM
CUR
RENT
SEN
SE T
HRES
HOLD
(mV)
40
50
60
100
1735 G10
30
20
025 50 75
10
80
70
VRUN/SS (V)0
0MAX
IMUM
CUR
RENT
SEN
SE T
HRES
HOLD
(mV)
20
40
60
80
1 2 3 4
1735 G11
5 6
VSENSE(CM) = 1.6V
COMMON MODE VOLTAGE (V)0
MAX
IMUM
CUR
RENT
SEN
SE T
HRES
HOLD
(mV)72
76
80
4
1735 G12
68
64
601 2 3 5
VITH (V)0
MAX
IMUM
CUR
RENT
SEN
SE T
HRES
HOLD
(mV)
30
50
70
90
2
1735 G13
10
–10
20
40
60
80
0
–20
–300.5 1 1.5 2.5
VRUN/SS (V)0
0
V ITH
(V)
0.5
1.0
1.5
2.0
2.5
1 2 3 4
1735 G15
5 6
VOSENSE = 0.7V
TEMPERATURE (°C)–40
60MAX
IMUM
CUR
RENT
SEN
SE T
HRES
HOLD
(mV)
65
70
75
80
–15 10 35 60
1735 G18
85 110 135
VSENSE(CM) = 1.6V
Input and Shutdown Currentsvs Input Voltage INTVCC Line Regulation
INPUT VOLTAGE (V)0 5
0
INPU
T CU
RREN
T (µ
A)
SHUTDOWN CURRENT (µA)
200
500
10 20 25
1735 G07
100
400
300
0
40
100
20
80
60
15 30 35
EXTVCC OPEN
SHUTDOWN
EXTVCC = 5V
INPUT VOLTAGE (V)0
INTV
CC V
OLTA
GE (V
)
4
5
6
15 25
1735 G08
3
2
5 10 20 30 35
1
0
1mA LOAD
EXTVCC Switch Dropvs INTVCC Load Current
INTVCC LOAD CURRENT (mA)0
EXTV
CC –
INTV
CC (m
V)
300
400
500
40
1735 G09
200
100
010 20 30 50
6
LTC1735
1735fc
TYPICAL PERFOR A CE CHARACTERISTICS
UW
Oscillator Frequencyvs Temperature
TEMPERATURE (°C)–40 –15
250
FREQ
UENC
Y (k
Hz)
270
300
10 60 85
1735 G19
260
290
280
35 110 135
COSC = 47pF
RUN/SS Pin Currentvs Temperature
TEMPERATURE (°C)–40 –15
–5
RUN/
SS C
URRE
NT (µ
A)
–3
0
10 60 85
1735 G20
–4
–1
–2
35 110 135
VRUN/SS = 0V
TEMPERATURE (°C)–40 –15
–1.0
FCB
CURR
ENT
(µA)
–0.6
0
10 60 85
1735 G21
–0.8
–0.2
–0.4
35 110 135
VFCB = 0.85V
FCB Pin Current vs Temperature
Output Current vs Duty CycleSENSE Pins Total Source Current ITH Voltage vs Load Current
DUTY CYCLE (%)0
0
AVER
AGE
OUTP
UT C
URRE
NT I O
UT/I M
AX (%
)
20
40
60
80
100
20 40 60 80
1735 G14
100
fSYNC = fO
IOUT/IMAX (SYNC)IOUT/IMAX
(FREE RUN)
VSENSE COMMON MODE VOLTAGE (V)0
I SEN
SE (µ
A)
0
1735 G16
–50
–1002 4
50
100
6LOAD CURRENT (A)
00
I TH
VOLT
AGE
(V)
0.5
1.0
1.5
2.0
2.5
1 2 3 4
1735 G17
5 6
VIN = 10VVOUT = 3.3VRSENSE = 0.01ΩfO = 300kHz
CONTINUOUSMODE
Burst ModeOPERATION
SYNCHRONIZED f = fO
Supply Current in Shutdownvs VRUN/SS
VRUN/SS
00
SUPP
LY C
URRE
NT (µ
A)
10
30
40
50
100
70
0.5 1
1735 G28
20
80
90
60
1.5 2TEMPERATURE (°C)
–500
SUPP
LY C
URRE
NT (µ
A)
5
10
15
20
25
30
0 50 100 150
1735 G29
Supply Current in Shutdownvs Temperature
7
LTC1735
1735fc
PI FU CTIO S
UUU
VOUT(RIPPLE)(Burst Mode Operation) Load Step (Burst Mode Operation) Load Step (Continuous Mode)
VOUT50mV/DIV
IL5A/DIV
0A TO 10µs/DIV9A LOAD STEPFCB = 0VVIN = 15VVOUT = 1.6V
VOUT50mV/DIV
IL5A/DIV
VOUT20mV/DIV
IL5A/DIV
FCB = 5V 5µs/DIVVIN = 15VVOUT = 1.6V
10mA TO 10µs/DIV9A LOAD STEPFCB = 5VVIN = 15VVOUT = 1.6V
1735 G27 1735 G26 1735 G25
FIGURE 1 FIGURE 1 FIGURE 1ILOAD = 1.5A
TYPICAL PERFOR A CE CHARACTERISTICS
UW
Start-Up
VOUT1V/DIV
VRUN/SS5V/DIV
IL5A/DIV
VIN = 15V 5ms/DIVVOUT = 1.6VRLOAD = 0.16Ω
VOUT(RIPPLE) (Synchronized)
VOUT10mV/DIV
IL5A/DIV
EXT SYNC f = fO 10µs/DIVVIN = 15VVOUT = 1.6V
VOUT20mV/DIV
IL5A/DIV
VOUT(RIPPLE)(Burst Mode Operation)
FCB = 5V 50µs/DIVVIN = 15VVOUT = 1.6V
1735 G22 1735 G23 1735 G24
FIGURE 1 FIGURE 1ILOAD = 10mA ILOAD = 50mA
COSC: External capacitor COSC from this pin to ground setsthe operating frequency.
RUN/SS: Combination of Soft-Start and Run Control In-puts. A capacitor to ground at this pin sets the ramp timeto full output current. The time is approximately 1.25s/µF.Forcing this pin below 1.5V causes the device to shutdown. (See Applications Information section for quiescentcurrent note.) In shutdown all functions, including INTVCC,are disabled. Latchoff overcurrent protection is also in-voked via this pin as described in the Applications Infor-mation section.
ITH: Error Amplifier Compensation Point. The currentcomparator threshold increases with this control voltage.Nominal voltage range for this pin is 0V to 2.4V.
FCB: Forced Continuous/Synchronization Input. Tie thispin to ground for continuous synchronous operation, to aresistive divider from the secondary output when using asecondary winding or to INTVCC to enable Burst Modeoperation at low load currents. Clocking this pin with asignal above 1.5VP–P disables Burst Mode operation butallows cycle-skipping at low load currents and synchro-nizes the internal oscillator with the external clock. TheFCB pin must not be driven when the device is shut down(RUN/SS pin low).
SGND: Small-Signal Ground. All small-signal componentssuch as COSC, CSS, the feedback divider plus the loop com-pensation resistor and capacitor(s) should single-point tieto this pin. This pin should, in turn, connect to PGND.
8
LTC1735
1735fc
VOSENSE: Receives the feedback voltage from an externalresistive divider across the output.
SENSE– : The (–) Input to the Current Comparator.
SENSE+: The (+) Input to the Current Comparator. Built-inoffsets between SENSE– and SENSE+ pins in conjunctionwith RSENSE set the current trip threshold.
PGOOD (LTC1735F Only): Open-Drain Logic Output.PGOOD is pulled to ground when the voltage on theVOSENSE pin is not within ±7.5% of its set point.
EXTVCC: Input to the Internal Switch Connected to INTVCC.This switch closes and supplies VCC power wheneverEXTVCC is higher than 4.7V. See EXTVCC connection in theApplications Information section. Do not exceed 7V onthis pin and ensure EXTVCC ≤ VIN.
PGND: Driver Power Ground. Connects to the source ofbottom N-channel MOSFET, the anode of the Schottkydiode, and the (–) terminal of CIN.
BG: High Current Gate Drive for BottomN-Channel MOSFET. Voltage swing at this pin is fromground to INTVCC.
INTVCC: Output of the Internal 5.2V Regulator and EXTVCCSwitch. The driver and control circuits are powered fromthis voltage. Decouple to power ground with a 1µF ceramiccapacitor placed directly adjacent to the IC together with aminimum of 4.7µF tantalum or other low ESR capacitor.
VIN: Main Supply Pin. Must be closely decoupled to powerground.
SW: Switch Node Connection to Inductor and BootstrapCapacitor. Voltage swing at this pin is from a Schottkydiode (external) voltage drop below ground to VIN.
BOOST: Supply to Topside Floating Driver. The bootstrapcapacitor is returned to this pin. Voltage swing at this pinis from a diode drop below INTVCC to (VIN + INTVCC).
TG: High Current Gate Drive for Top N-Channel MOSFET.This is the output of a floating driver with a voltage swingequal to INTVCC superimposed on the switch node voltageSW.
PI FU CTIO S
UUU
9
LTC1735
1735fc
FU CTIO AL DIAGRA
UU W
SW
–
+
+
–
0.86V
–
+0.55V
2.4V
0.8V0.86V
I1+
–I2
+
–EA
A
BURSTDISABLEFC
OV
gm =1.3m
B
–
+4.7V
IREV
+
–
+
– FFC
S
RQ
DROPOUTDET
0.8VREF
SWITCHLOGIC
SD
6V
R1
RUN/SS
CSS
RC
VOSENSE VFB
1.2µARUN
SOFT-START
+OVER-
CURRENTLATCHOFF
SD
ITH
CC
0.17µA
OSC
4(VFB) BUFFEREDITH
SLOPE COMP
+– –+
3mV
ICMP
R2
2k 45k
BOT
TOP ON
FORCE BOT
45k
30k 30k
SENSE+ SENSE–
SYNC
1.2V 0.8V
C
TOP
UVL
BOT
INTVCC5.2VLDOREG
VIN+
CINTVCC
VOUT
VSEC
INTVCC
BG
PGND
VIN
VIN
BOOST
TG
INTVCC
CB
DB
D1
COSC
+CIN
+CSEC
+COUT
EXTVCC
FCBSGNDCOSC
RSENSE
1735 FD
PGOOD
LTC1735FONLY
Ω
+
–
0.74V
OPERATIOU
(Refer to Functional Diagram)
Main Control Loop
The LTC1735 uses a constant frequency, current modestep-down architecture. During normal operation, the topMOSFET is turned on each cycle when the oscillator setsthe RS latch and turned off when the main currentcomparator I1 resets the RS latch. The peak inductorcurrent at which I1 resets the RS latch is controlled by thevoltage on Pin 3 (ITH), which is the output of erroramplifier EA. Pin 6 (VOSENSE), described in the pin func-tions, allows EA to receive an output feedback voltage VFBfrom an external resistive divider. When the load currentincreases, it causes a slight decrease in VFB relative to the0.8V reference, which in turn causes the ITH voltage to
increase until the average inductor current matches thenew load current. While the top MOSFET is off, the bottomMOSFET is turned on until either the inductor currentstarts to reverse, as indicated by current comparator I2, orthe beginning of the next cycle.
The top MOSFET driver is powered from a floating boot-strap capacitor CB. This capacitor is normally rechargedfrom INTVCC through an external diode when the topMOSFET is turned off. As VIN decreases towards VOUT, theconverter will attempt to turn on the top MOSFET continu-ously (“dropout’’). A dropout counter detects this condi-tion and forces the top MOSFET to turn off for about 500nsevery tenth cycle to recharge the bootstrap capacitor.
10
LTC1735
1735fc
OPERATIOU
(Refer to Functional Diagram)
When the FCB pin is driven by an external oscillator, a lownoise cycle-skipping mode is invoked and the internaloscillator is synchronized to the external clock by com-parator C. In this mode the 25% minimum inductorcurrent clamp is removed, providing constant frequencydiscontinuous operation over the widest possible outputcurrent range. This constant frequency operation is notquite as efficient as Burst Mode operation, but provides alower noise, constant frequency spectrum.
Tying the FCB pin to ground enables forced continuousoperation. This is the least efficient mode, but is desirablein certain applications. The output can source or sinkcurrent in this mode. When sinking current while in forcedcontinuous operation, current will be forced back into themain power supply potentially boosting the input supply todangerous voltage levels—BEWARE.
Foldback Current, Short-Circuit Detection andShort-Circuit Latchoff
The RUN/SS capacitor, CSS, is used initially to limit theinrush current of the switching regulator. After the con-troller has been started and been given adequate time tocharge up the output capacitors and provide full load cur-rent, CSS is used as a short-circuit time-out circuit. If theoutput voltage falls to less than 70% of its nominal outputvoltage, CSS begins discharging on the assumption thatthe output is in an overcurrent and/or short-circuit condi-tion. If the condition lasts for a long enough period asdetermined by the size of CSS, the controller will be shutdown until the RUN/SS pin voltage is recycled. This built-in latchoff can be overridden by providing a current >5µAat a compliance of 5V to the RUN/SS pin. This currentshortens the soft-start period but also prevents net dis-charge of CSS during an overcurrent and/or short-circuitcondition. Foldback current limiting is activated when theoutput voltage falls below 70% of its nominal level whetheror not the short-circuit latchoff circuit is enabled.
The main control loop is shut down by pulling Pin 2(RUN/SS) low. Releasing RUN/SS allows an internal 1.2µAcurrent source to charge soft-start capacitor CSS. WhenCSS reaches 1.5V, the main control loop is enabled with theITH voltage clamped at approximately 30% of its maximumvalue. As CSS continues to charge, ITH is gradually re-leased allowing normal operation to resume. If VOUT hasnot reached 70% of its final value when CSS has chargedto 4.1V, latchoff can be invoked as described in theApplications Information section.
The internal oscillator can be synchronized to an externalclock applied to the FCB pin and can lock to a frequencybetween 90% and 130% of its nominal rate set by capaci-tor COSC.
An overvoltage comparator, OV, guards against transientovershoots (>7.5%) as well as other more seriousconditions that may overvoltage the output. In this case,the top MOSFET is turned off and the bottom MOSFET isturned on until the overvoltage condition is cleared.
Foldback current limiting for an output shorted to groundis provided by amplifier A. As VOSENSE drops below 0.6V,the buffered ITH input to the current comparator is gradu-ally pulled down to a 0.86V clamp. This reduces peakinductor current to about 1/4 of its maximum value.
Low Current Operation
The LTC1735 has three low current modes controlled bythe FCB pin. Burst Mode operation is selected when theFCB pin is above 0.8V (typically tied to INTVCC). In BurstMode operation, if the error amplifier drives the ITH voltagebelow 0.86V, the buffered ITH input to the current com-parator will be clamped at 0.86V. The inductor currentpeak is then held at approximately 20mV/RSENSE (about1/4 of maximum output current). If ITH then drops below0.5V, the Burst Mode comparator B will turn off bothMOSFETs to maximize efficiency. The load current will besupplied solely by the output capacitor until ITH risesabove the 60mV hysteresis of the comparator and switch-ing is resumed. Burst Mode operation is disabled bycomparator F when the FCB pin is brought below 0.8V.This forces continuous operation and can assist second-ary winding regulation.
11
LTC1735
1735fc
INTVCC/EXTVCC POWER
Power for the top and bottom MOSFET drivers and mostof the internal circuitry of the LTC1735 is derived from theINTVCC pin. When the EXTVCC pin is left open, an internal5.2V low dropout regulator supplies the INTVCC powerfrom VIN. If EXTVCC is raised above 4.7V, the internalregulator is turned off and an internal switch connectsEXTVCC to INTVCC. This allows a high efficiency source,such as the primary or a secondary output of the converteritself, to provide the INTVCC power. Voltages up to 7V canbe applied to EXTVCC for additional gate drive capability.
To provide clean start-up and to protect the MOSFETs,undervoltage lockout is used to keep both MOSFETs offuntil the input voltage is above 3.5V.
PGOOD (LTC1735F Only)
A window comparator monitors the output voltage and itsopen-drain output is pulled low when the divided downoutput voltage is not within ±7.5% of the reference voltageof 0.8V.
OPERATIOU
(Refer to Functional Diagram)
APPLICATIO S I FOR ATIO
WU UU
The basic LTC1735 application circuit is shown in Figure 1on the first page. External component selection is drivenby the load requirement and begins with the selection ofRSENSE. Once RSENSE is known, COSC and L can be chosen.Next, the power MOSFETs and D1 are selected. Theoperating frequency and the inductor are chosen basedlargely on the desired amount of ripple current. Finally, CINis selected for its ability to handle the large RMS currentinto the converter and COUT is chosen with low enoughESR to meet the output voltage ripple and transient speci-fications. The circuit shown in Figure 1 can be configuredfor operation up to an input voltage of 28V (limited by theexternal MOSFETs).
RSENSE Selection for Output Current
RSENSE is chosen based on the required output current.The LTC1735 current comparator has a maximum thresh-old of 75mV/RSENSE and an input common mode range ofSGND to 1.1(INTVCC). The current comparator thresholdsets the peak of the inductor current, yielding a maximumaverage output current IMAX equal to the peak value lesshalf the peak-to-peak ripple current, ∆IL.
Allowing a margin for variations in the LTC1735 andexternal component values yields:
RmV
ISENSEMAX
= 50
COSC Selection for Operating Frequency andSynchronization
The choice of operating frequency and inductor value is atrade-off between efficiency and component size. Lowfrequency operation improves efficiency by reducingMOSFET switching losses, both gate charge loss andtransition loss. However, lower frequency operation re-quires more inductance for a given amount of ripplecurrent.
The LTC1735 uses a constant frequency architecture withthe frequency determined by an external oscillator capaci-tor COSC. Each time the topside MOSFET turns on, thevoltage on COSC is reset to ground. During the on-time,COSC is charged by a fixed current. When the voltage on thecapacitor reaches 1.19V, COSC is reset to ground. Theprocess then repeats.
The value of COSC is calculated from the desired operatingfrequency assuming no external clock input on the FCBpin:
C pFFrequencyOSC( )
. ( )–=
1 611011
7
A graph for selecting COSC versus frequency is shown inFigure 2. The maximum recommended switching fre-quency is 550kHz .
12
LTC1735
1735fc
The internal oscillator runs at its nominal frequency (fO)when the FCB pin is pulled high to INTVCC or connected toground. Clocking the FCB pin above and below 0.8V willcause the internal oscillator to injection lock to an externalclock signal applied to the FCB pin with a frequencybetween 0.9fO and 1.3fO. The clock high level must exceed1.3V for at least 0.3µs and the clock low level must be lessthan 0.3V for at least 0.3µs. The top MOSFET turn-on willsynchronize with the rising edge of the clock.
Attempting to synchronize to too high an external fre-quency (above 1.3fO) can result in inadequate slope com-pensation and possible loop instability. If this conditionexists simply lower the value of COSC so fEXT = fO accordingto Figure 2.
APPLICATIO S I FOR ATIO
WU UU
of smaller inductor and capacitor values. So why wouldanyone ever choose to operate at lower frequencies withlarger components? The answer is efficiency. A higherfrequency generally results in lower efficiency because ofMOSFET gate charge losses. In addition to this basic tradeoff, the effect of inductor value on ripple current and lowcurrent operation must also be considered.
The inductor value has a direct effect on ripple current. Theinductor ripple current ∆IL decreases with higher induc-tance or frequency and increases with higher VIN or VOUT:
∆If L
VVVL OUTOUT
IN=
11
( )( )–
Accepting larger values of ∆IL allows the use of lowinductances, but results in higher output voltage rippleand greater core losses. A reasonable starting point forsetting ripple current is ∆IL = 0.3 to 0.4(IMAX). Remember,the maximum ∆IL occurs at the maximum input voltage.
The inductor value also has an effect on low currentoperation. The transition to low current operation beginswhen the inductor current reaches zero while the bottomMOSFET is on. Burst Mode operation begins when theaverage inductor current required results in a peak currentbelow 25% of the current limit determined by RSENSE.Lower inductor values (higher ∆IL) will cause this to occurat higher load currents, which can cause a dip in efficiencyin the upper range of low current operation. In Burst Modeoperation, lower inductance values will cause the burstfrequency to decrease.
Inductor Core Selection
Once the value for L is known, the type of inductor must beselected. High efficiency converters generally cannot af-ford the core loss found in low cost powdered iron cores,forcing the use of more expensive ferrite, molypermalloyor Kool Mµ® cores. Actual core loss is independent ofcore size for a fixed inductor value, but it is very dependenton inductance selected. As inductance increases, corelosses decrease. Unfortunately, increased inductance re-quires more turns of wire and therefore copper losses willincrease.
Figure 2. Timing Capacitor Value
OPERATING FREQUENCY (kHZ)0 100 200 300 400 500 600
C OSC
VAL
UE (p
F)
1735 F02
100.0
87.5
75.0
62.5
50.0
37.5
25.0
12.5
0
When synchronized to an external clock, Burst Modeoperation is disabled but the inductor current is notallowed to reverse. The 25% minimum inductor currentclamp present in Burst Mode operation is removed,providing constant frequency discontinuous operationover the widest possible output current range. In thismode the synchronous MOSFET is forced on once every10 clock cycles to recharge the bootstrap capacitor. Thisminimizes audible noise while maintaining reasonablyhigh efficiency.
Inductor Value Calculation
The operating frequency and inductor selection are inter-related in that higher operating frequencies allow the use Kool Mµ is a registered trademark of Magnetics, Inc.
13
LTC1735
1735fc
Ferrite designs have very low core loss and are preferredat high switching frequencies, so design goals can con-centrate on copper loss and preventing saturation. Ferritecore material saturates “hard,” which means that induc-tance collapses abruptly when the peak design current isexceeded. This results in an abrupt increase in inductorripple current and consequent output voltage ripple. Donot allow the core to saturate!
Molypermalloy (from Magnetics, Inc.) is a very good, lowloss core material for toroids, but it is more expensive thanferrite. A reasonable compromise from the same manu-facturer is Kool Mµ. Toroids are very space efficient,especially when you can use several layers of wire. Be-cause they generally lack a bobbin, mounting is moredifficult. However, designs for surface mount are availablethat do not increase the height significantly.
Power MOSFET and D1 Selection
Two external power MOSFETs must be selected for usewith the LTC1735: An N-channel MOSFET for the top(main) switch and an N-channel MOSFET for the bottom(synchronous) switch.
The peak-to-peak gate drive levels are set by the INTVCCvoltage. This voltage is typically 5.2V during start-up (seeEXTVCC pin connection). Consequently, logic-level thresh-old MOSFETs must be used in most LTC1735 applica-tions. The only exception is when low input voltage isexpected (VIN < 5V); then, sub-logic level thresholdMOSFETs (VGS(TH) < 3V) should be used. Pay closeattention to the BVDSS specification for the MOSFETs aswell; many of the logic level MOSFETs are limited to 30Vor less.
Selection criteria for the power MOSFETs include the “ON”resistance RDS(ON), reverse transfer capacitance CRSS,input voltage and maximum output current. When theLTC1735 is operating in continuous mode the duty cyclesfor the top and bottom MOSFETs are given by:
Main SwitchDuty CycleVVOUT
IN=
Synchronous SwitchDuty CycleV V
VIN OUT
IN= –
APPLICATIO S I FOR ATIO
WU UU
The MOSFET power dissipations at maximum outputcurrent are given by:
PVV
I R
k V I C f
MAINOUT
INMAX DS ON
IN MAX RSS
= ( ) +( ) +
( ) ( )( )( )
2
2
1 δ ( )
PV V
VI RSYNC
IN OUT
INMAX DS ON= ( ) +( )–
( )2
1 δ
where δ is the temperature dependency of RDS(ON) and kis a constant inversely related to the gate drive current.
Both MOSFETs have I2R losses while the topsideN-channel equation includes an additional term for transi-tion losses, which are highest at high input voltages. ForVIN < 20V the high current efficiency generally improveswith larger MOSFETs, while for VIN > 20V the transitionlosses rapidly increase to the point that the use of a higherRDS(ON) device with lower CRSS actually provides higherefficiency. The synchronous MOSFET losses are greatestat high input voltage or during a short-circuit when theduty cycle in this switch is nearly 100%.
The term (1 + δ) is generally given for a MOSFET in theform of a normalized RDS(ON) vs Temperature curve, butδ = 0.005/°C can be used as an approximation for lowvoltage MOSFETs. CRSS is usually specified in theMOSFET characteristics. The constant k = 1.7 can beused to estimate the contributions of the two terms in themain switch dissipation equation.
The Schottky diode D1 shown in Figure 1 conducts during thedead-time between the conduction of the two power MOSFETs.This prevents the body diode of the bottom MOSFET fromturning on and storing charge during the dead-time, whichcould cost as much as 1% in efficiency. A 3A Schottky isgenerally a good size for 10A to 12A regulators due to therelatively small average current. Larger diodes can result inadditional transition losses due to their larger junction capaci-tance. The diode may be omitted if the efficiency loss can betolerated.
14
LTC1735
1735fc
CIN Selection
In continuous mode, the source current of the topN-channel MOSFET is a square wave of duty cycle VOUT/VIN. To prevent large voltage transients, a low ESR inputcapacitor sized for the maximum RMS current must beused. The maximum RMS capacitor current is given by:
I IVV
VVRMS O MAX
OUT
IN
IN
OUT≅
( )
/
– 11 2
This formula has a maximum at VIN = 2VOUT, whereIRMS = IO(MAX)/2. This simple worst case condition is com-monly used for design because even significant deviations donot offer much relief. Note that capacitor manufacturers’ripple current ratings are often based on only 2000 hours oflife. This makes it advisable to further derate the capacitor orto choose a capacitor rated at a higher temperature thanrequired. Several capacitors may also be paralleled to meetsize or height requirements in the design. Always consult themanufacturer if there is any question.
COUT Selection
The selection of COUT is primarily determined by theeffective series resistance (ESR) to minimize voltageripple. The output ripple (∆VOUT) in continuous mode isdetermined by:
∆ ∆V I ESRfC
OUT LOUT
≈ +
1
8
Where f = operating frequency, COUT = output capaci-tance and ∆IL = ripple current in the inductor. The outputripple is highest at maximum input voltage since ∆ILincreases with input voltage. Typically, once the ESRrequirement for COUT has been met, the RMS currentrating generally far exceeds the IRIPPLE(P–P) requirement.With ∆IL = 0.3IOUT(MAX) and allowing 2/3 of the ripple dueto ESR the output ripple will be less than 50mV at max VINassuming:
COUT required ESR < 2.2 RSENSE
COUT > 1/(8fRSENSE)
APPLICATIO S I FOR ATIO
WU UU
The first condition relates to the ripple current into the ESRof the output capacitance while the second term guaran-tees that the output capacitance does not significantlydischarge during the operating frequency period due toripple current. The choice of using smaller output capaci-tance increases the ripple voltage due to the dischargingterm but can be compensated for by using capacitors ofvery low ESR to maintain the ripple voltage at or below50mV. The ITH pin OPTI-LOOP compensation compo-nents can be optimized to provide stable, high perfor-mance transient response regardless of the output capaci-tors selected.
The selection of output capacitors for CPU or other appli-cations with large load current transients is primarilydetermined by the voltage tolerance specifications of theload. The resistive component of the capacitor, ESR,multiplied by the load current change plus any outputvoltage ripple must be within the voltage tolerance of theload (CPU).
The required ESR due to a load current step is:
RESR < ∆V/∆I
where ∆I is the change in current from full load to zero load(or minimum load) and ∆V is the allowed voltage deviation(not including any droop due to finite capacitance).
The amount of capacitance needed is determined by themaximum energy stored in the inductor. The capacitancemust be sufficient to absorb the change in inductor currentwhen a high current to low current transition occurs. Theopposite load current transition is generally determined bythe control loop OPTI-LOOP components, so make surenot to over compensate and slow down the response. Theminimum capacitance to assure the inductors’ energy isadequately absorbed is:
CL I
V VOUTOUT
> ( )( )
∆∆
2
2
where ∆I is the change in load current.
Manufacturers such as Nichicon, United Chemi-Con andSanyo can be considered for high performance through-hole capacitors. The OS-CON semiconductor electrolyte
15
LTC1735
1735fc
capacitor available from Sanyo has the lowest (ESR)(size)product of any aluminum electrolytic at a somewhathigher price. An additional ceramic capacitor in parallelwith OS-CON capacitors is recommended to reduce theinductance effects.
In surface mount applications, ESR, RMS current han-dling and load step specifications may require multiplecapacitors in parallel. Aluminum electrolytic, dry tantalumand special polymer capacitors are available in surfacemount packages. Special polymer surface mount capaci-tors offer very low ESR but have much lower capacitivedensity per unit volume than other capacitor types. Thesecapacitors offer a very cost-effective output capacitorsolution and are an ideal choice when combined with acontroller having high loop bandwidth. Tantalum capaci-tors offer the highest capacitance density and are oftenused as output capacitors for switching regulators havingcontrolled soft-start. Several excellent surge-tested choicesare the AVX TPS, AVX TPSV or the KEMET T510 series ofsurface mount tantalums, available in case heights rang-ing from 1.5mm to 4.1mm. Aluminum electrolytic capaci-tors can be used in cost-driven applications, provided thatconsideration is given to ripple current ratings, tempera-ture and long-term reliability. A typical application willrequire several to many aluminum electrolytic capacitorsin parallel. A combination of the above mentioned capaci-tors will often result in maximizing performance andminimizing overall cost. Other capacitor types includeNichicon PL series, NEC Neocap, Panasonic SP andSprague 595D series. Consult manufacturers for otherspecific recommendations.
Like all components, capacitors are not ideal. Each ca-pacitor has its own benefits and limitations. Combina-tions of different capacitor types have proven to be a verycost effective solution. Remember also to include highfrequency decoupling capacitors. They should be placedas close as possible to the power pins of the load. Anyinductance present in the circuit board traces negatestheir usefulness.
INTVCC Regulator
An internal P-channel low dropout regulator produces the5.2V supply that powers the drivers and internal circuitry
within the LTC1735. The INTVCC pin can supply a maxi-mum RMS current of 50mA and must be bypassed toground with a minimum of 4.7µF tantalum, 10µF specialpolymer or low ESR type electrolytic capacitor. A 1µFceramic capacitor placed directly adjacent to the INTVCCand PGND IC pins is highly recommended. Good bypass-ing is required to supply the high transient currentsrequired by the MOSFET gate drivers.
Higher input voltage applications in which large MOSFETsare being driven at high frequencies may cause the maxi-mum junction temperature rating for the LTC1735 to beexceeded. The system supply current is normally domi-nated by the gate charge current. Additional loading ofINTVCC also needs to be taken into account for the powerdissipation calculations. The total INTVCC current can besupplied by either the 5.2V internal linear regulator or bythe EXTVCC input pin. When the voltage applied to theEXTVCC pin is less than 4.7V, all of the INTVCC current issupplied by the internal 5.2V linear regulator. Powerdissipation for the IC in this case is highest: (VIN)(IINTVCC)and overall efficiency is lowered. The gate charge isdependent on operating frequency as discussed in theEfficiency Considerations section. The junction tempera-ture can be estimated by using the equations given inNote 2 of the Electrical Characteristics. For example, theLTC1735CS is limited to less than 17mA from a 30Vsupply when not using the EXTVCC pin as follows:
TJ = 70°C + (17mA)(30V)(110°C/W) = 126°C
Use of the EXTVCC input pin reduces the junction tempera-ture to:
TJ = 70°C + (17mA)(5V)(110°C/W) = 79°C
To prevent maximum junction temperature from beingexceeded, the input supply current must be checkedoperating in continuous mode at maximum VIN.
EXTVCC Connection
The LTC1735 contains an internal P-channel MOSFETswitch connected between the EXTVCC and INTVCC pins.Whenever the EXTVCC pin is above 4.7V, the internal 5.2Vregulator shuts off, the switch closes and INTVCC power issupplied via EXTVCC until EXTVCC drops below 4.5V. Thisallows the MOSFET gate drive and control power to be
APPLICATIO S I FOR ATIO
WU UU
16
LTC1735
1735fc
APPLICATIO S I FOR ATIO
WU UU
derived from the output or other external source duringnormal operation. When the output is out of regulation(start-up, short circuit) power is supplied from the internalregulator. Do not apply greater than 7V to the EXTVCC pinand ensure that EXTVCC ≤ VIN.
Significant efficiency gains can be realized by poweringINTVCC from the output, since the VIN current resultingfrom the driver and control currents will be scaled by afactor of (Duty Cycle)/(Efficiency). For 5V regulators thissimply means connecting the EXTVCC pin directly to VOUT.However, for 3.3V and other lower voltage regulators,additional circuitry is required to derive INTVCC powerfrom the output.
The following list summarizes the four possible connec-tions for EXTVCC:
1. EXTVCC left open (or grounded). This will cause INTVCCto be powered from the internal 5.2V regulator resulting inan efficiency penalty of up to 10% at high input voltages.
2. EXTVCC connected directly to VOUT. This is the normalconnection for a 5V output regulator and provides thehighest efficiency. For output voltages higher than 5V,EXTVCC is required to connect to VOUT so the SENSE pins’absolute maximum ratings are not exceeded.
3. EXTVCC connected to an output-derived boost network.For 3.3V and other low voltage regulators, efficiency gainscan still be realized by connecting EXTVCC to an output-derived voltage that has been boosted to greater than4.7V. This can be done with either the inductive boostwinding as shown in Figure 3a or the capacitive chargepump shown in Figure 3b. The charge pump has theadvantage of simple magnetics.
4. EXTVCC connected to an external supply. If an externalsupply is available in the 5V to 7V range (EXTVCC ≤ VIN),such as notebook main 5V system power, it may be usedto power EXTVCC providing it is compatible with theMOSFET gate drive requirements. This is the typical caseas the 5V power is almost always present and is derived byanother high efficiency regulator.
Output Voltage Programming
The output voltage is set by an external resistive divideraccording to the following formula:
V VRROUT = +
0 8 1
21
.
The resistive divider is connected to the output as shownin Figure 4 allowing remote voltage sensing.
Figure 3a. Secondary Output Loop and EXTVCC Connection
Figure 3b. Capacitive Charge Pump for EXTVCC
EXTVCC
FCB
SGND
VIN
TG
SW
BG
PGND
LTC1735
RSENSEVOUT
VSEC
6.8V
+COUT
+1µF
1735 F03a
N-CH
N-CH
R4
+CIN
VIN
L11:N
1N4148
OPTIONAL EXTVCCCONNECTION5V ≤ VSEC ≤ 7V
R3
EXTVCC
VIN
TG
SW
BG
PGND
LTC1735
RSENSEVOUT
VN2222LL
+COUT
1735 F03b
N-CH
N-CH
+CIN
+1µF
VIN
L1
BAT85 BAT85
BAT85
0.22µF
17
LTC1735
1735fc
Topside MOSFET Driver Supply (CB, DB)
An external bootstrap capacitor CB connected to theBOOST pin supplies the gate drive voltage for the topsideMOSFET. Capacitor CB in the Functional Diagram is chargedthough external diode DB from INTVCC when the SW pinis low. Note that the voltage across CB is about a diodedrop below INTVCC. When the topside MOSFET is to beturned on, the driver places the CB voltage across thegate-source of the MOSFET. This enhances the MOSFETand turns on the topside switch. The switch node voltageSW rises to VIN and the BOOST pin rises to VIN + INTVCC.The value of the boost capacitor CB needs to be 100 timesgreater than the total input capacitance of the topsideMOSFET. In most applications 0.1µF to 0.33µF is ad-equate. The reverse breakdown on DB must be greaterthan VIN(MAX).
When adjusting the gate drive level, the final arbiter is thetotal input current for the regulator. If you make a changeand the input current decreases, then you improved theefficiency. If there is no change in input current, then thereis no change in efficiency.
SENSE +/SENSE – Pins
The common mode input range of the current comparatoris from 0V to 1.1(INTVCC). Continuous linear operation instep-down applications is guaranteed throughout thisrange allowing output voltages anywhere from 0.8V to 7V.A differential NPN input stage is used and is biased withinternal resistors from an internal 2.4V source as shownin the Functional Diagram. This causes current to either besourced or sunk by the sense pins depending on theoutput voltage. If the output voltage is below 2.4V currentwill flow out of both sense pins to the main output. Thisforces a minimum load current that can be fulfilled by the
APPLICATIO S I FOR ATIO
WU UU
Figure 4. Setting the LTC1735 Output Voltage
VOSENSE
SGND
VOUT
R2
1735 F04
LTC1735 R147pF
VOUT resistive divider. The maximum current flowing outof the sense pins is:
ISENSE+ + ISENSE
– = (2.4V – VOUT)/24k
Since VOSENSE is servoed to the 0.8V reference voltage, wecan choose R1 in Figure 4 to have a maximum value toabsorb this current:
R kV
V VMAXOUT
1 240 8
2 4( ).
. –=
Regulating an output voltage of 1.8V, the maximum valueof R1 should be 32k. Note that at output voltages above2.4V no maximum value of R1 is necessary to absorb thesense pin currents; however, R1 is still bounded by theVOSENSE feedback current.
Soft-Start/Run Function
The RUN/SS pin is a multipurpose pin that provides a soft-start function and a means to shut down the LTC1735.Soft-start reduces surge currents from VIN by graduallyincreasing the controller’s current limit ITH(MAX). This pincan also be used for power supply sequencing.
Pulling the RUN/SS pin below 1.5V puts the LTC1735 intoshutdown. This pin can be driven directly from logic asshown in Figure 5. The VIN quiescent current is a functionof RUN/SS voltage (refer to Typical Performance Charac-teristics graphs on page 6). Releasing the RUN/SS pinallows an internal 1.2µA current source to charge up theexternal soft-start capacitor CSS. If RUN/SS has beenpulled all the way to ground there is a delay before startingof approximately:
tVA
C s F CDELAY SS SS=µ
= µ( )1 51 2
1 25.
.. /
When the voltage on RUN/SS reaches 1.5V the LTC1735begins operating with a current limit at approximately25mV/RSENSE. As the voltage on the RUN/SS pin increasesfrom 1.5V to 3.0V, the internal current limit is increasedfrom 25mV/RSENSE to 75mV/RSENSE. The output currentlimit ramps up slowly, taking an additional 1.25s/µF toreach full current. The output current thus ramps upslowly, reducing the starting surge current required fromthe input power supply.
18
LTC1735
1735fc
Diode D1 in Figure 5 reduces the start delay while allowingCSS to charge up slowly for the soft-start function. Thisdiode and CSS can be deleted if soft-start is not needed.The RUN/SS pin has an internal 6V zener clamp (SeeFunctional Diagram).
capacitor during a severe overcurrent and/or short-circuitcondition. When deriving the 5µA current from VIN as inFigure 6a, current latchoff is always defeated. A diodeconnecting this pull-up resistor to INTVCC , as in Figure 6b,eliminates any extra supply current during controller shut-down while eliminating the INTVCC loading from prevent-ing controller start-up. If the voltage on CSS does notexceed 4.1V, the overcurrent latch is not armed and thefunction is disabled.
Why should you defeat overcurrent latchoff? During theprototyping stage of a design, there may be a problem withnoise pickup or poor layout causing the protection circuitto latch off. Defeating this feature will easily allow trouble-shooting of the circuit and PC layout. The internal short-circuit and foldback current limiting still remains active,thereby protecting the power supply system from failure.After the design is complete, a decision can be madewhether to enable the latchoff feature.
The value of the soft-start capacitor CSS will need to bescaled with output current, output capacitance and loadcurrent characteristics. The minimum soft-start capaci-tance is given by:
CSS > (COUT )(VOUT)(10–4)(RSENSE)
The minimum recommended soft-start capacitor ofCSS = 0.1µF will be sufficient for most applications.
Fault Conditions: Current Limit and Current Foldback
The LTC1735 current comparator has a maximum sensevoltage of 75mV resulting in a maximum MOSFET currentof 75mV/RSENSE.
The LTC1735 includes current foldback to help furtherlimit load current when the output is shorted to ground.The foldback circuit is active even when the overloadshutdown latch described above is defeated. If the outputfalls by more than half, then the maximum sense voltageis progressively lowered from 75mV to 30mV. Undershort-circuit conditions with very low duty cycle, theLTC1735 will begin cycle skipping in order to limit theshort-circuit current. In this situation the bottom MOSFETwill be conducting the peak current. The short-circuitripple current is determined by the minimum on-time
APPLICATIO S I FOR ATIO
WU UUFigure 6. RUN/SS Pin Interfacing with Latchoff Defeated
Figure 5. RUN/SS Pin Interfacing
3.3V OR 5V RUN/SS RUN/SS
D1
CSSCSS
1735 F05
3.3V OR 5V RUN/SSVIN INTVCC
RUN/SSD1
D1CSS
RSS
CSS
RSS
1735 F06(a) (b)
Fault Conditions: Overcurrent Latchoff
The RUN/SS pin also provides the ability to shut off thecontroller and latch off when an overcurrent condition isdetected. The RUN/SS capacitor, CSS, is used initially toturn on and limit the inrush current of the controller. Afterthe controller has been started and given adequate time tocharge up the output capacitor and provide full loadcurrent, CSS is used as a short-circuit timer. If the outputvoltage falls to less than 70% of its nominal output voltageafter CSS reaches 4.1V, the assumption is made that theoutput is in a severe overcurrent and/or short-circuitcondition, so CSS begins discharging. If the condition lastsfor a long enough period as determined by the size of CSS,the controller will be shut down until the RUN/SS pinvoltage is recycled.
This built-in latchoff can be overridden by providing acurrent >5µA at a compliance of 5V to the RUN/SS pin asshown in Figure 6. This current shortens the soft-startperiod but also prevents net discharge of the RUN/SS
19
LTC1735
1735fc
tON(MIN) of the LTC1735 (approximately 200ns), the inputvoltage and inductor value:
∆IL(SC) = tON(MIN)VIN/L
The resulting short-circuit current is:
ImV
RISC
SENSEL SC= +30 1
2∆ ( )
The current foldback function is always active and is noteffected by the current latchoff function.
Fault Conditions: Output Overvoltage Protection(Crowbar)
The output overvoltage crowbar is designed to blow asystem fuse in the input lead when the output of theregulator rises much higher than nominal levels. Thiscondition causes huge currents to flow, much greater thanin normal operation. This feature is designed to protectagainst a shorted top MOSFET; it does not protect againsta failure of the controller itself.
The comparator (OV in the Functional Diagram) detectsovervoltage faults greater than 7.5% above the nominaloutput voltage. When this condition is sensed the topMOSFET is turned off and the bottom MOSFET is forcedon. The bottom MOSFET remains on continuously for aslong as the 0V condition persists; if VOUT returns to a safelevel, normal operation automatically resumes.
Note that dynamically changing the output voltage maycause overvoltage protection to be momentarily activatedduring programmed output voltage decreases. This willnot cause permanent latchoff nor will it disrupt the desiredvoltage change. With soft-latch overvoltage protection,dynamically changing the output voltage is allowed andthe overvoltage protection tracks the newly programmedoutput voltage, always protecting the load.
Minimum On-Time Considerations
Minimum on-time tON(MIN) is the smallest amount of timethat the LTC1735 is capable of turning the top MOSFET onand off again. It is determined by internal timing delays and
the gate charge required to turn on the top MOSFET. Lowduty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:
tVV fON MIN
OUT
IN( ) ( )
<
If the duty cycle falls below what can be accommodated bythe minimum on-time, the LTC1735 will begin to skipcycles. The output voltage will continue to be regulated,but the ripple current and voltage will increase.
The minimum on-time for the LTC1735 in a properlyconfigured application is generally less than 200ns. How-ever, as the peak sense voltage decreases, the minimumon-time gradually increases as shown in Figure 7. This isof particular concern in forced continuous applicationswith low ripple current at light loads. If the duty cycle dropsbelow the minimum on-time limit in this situation, asignificant amount of cycle skipping can occur with corre-spondingly larger current and voltage ripple.
If an application can operate close to the minimum on-time limit, an inductor must be chosen that is low enoughto provide sufficient ripple amplitude to meet the mini-mum on-time requirement. As a general rule, keep theinductor ripple current equal or greater than 30% ofIOUT(MAX) at VIN(MAX).
APPLICATIO S I FOR ATIO
WU UU
∆IL/IOUT(MAX) (%)0
MIN
IMUM
ON-
TIM
E (n
s)
100
150
40
1735 F07
50
010 20 30
250
200
Figure 7. Minimum On-Time vs ∆IL
20
LTC1735
1735fc
FCB Pin Operation
When the FCB pin drops below its 0.8V threshold, continu-ous mode operation is forced. In this case, the top andbottom MOSFETs continue to be driven synchronouslyregardless of the load on the main output. Burst Modeoperation is disabled and current reversal is allowed in theinductor.
In addition to providing a logic input to force continuoussynchronous operation and external synchronization, theFCB pin provides a means to regulate a flyback windingoutput (refer to Figure 3a). During continuous mode,current flows continuously in the transformer primary.The secondary winding(s) draw current only when thebottom, synchronous switch is on. When primary loadcurrents are low and/or the VIN/VOUT ratio is low, thesynchronous switch may not be on for a sufficient amountof time to transfer power from the output capacitor to thesecondary load. Forced continuous operation will supportsecondary windings provided there is sufficient synchro-nous switch duty factor. Thus, the FCB input pin removesthe requirement that power must be drawn from theinductor primary in order to extract power from theauxiliary windings. With the loop in continuous mode, theauxiliary outputs may nominally be loaded without regardto the primary output load.
The secondary output voltage VSEC is normally set asshown in Figure 3a by the turns ratio N of the transformer:
VSEC ≅ (N + 1)VOUT
However, if the controller goes into Burst Mode operationand halts switching due to a light primary load current,then VSEC will droop. An external resistive divider fromVSEC to the FCB pin sets a minimum voltage VSEC(MIN):
V VRRSEC MIN( ) .≈ +
0 8 1
43
If VSEC drops below this level, the FCB voltage forcescontinuous switching operation until VSEC is again aboveits minimum.
In order to prevent erratic operation if no external connec-tions are made to the FCB pin, the FCB pin has a 0.17µAinternal current source pulling the pin high. Remember to
include this current when choosing resistor values R3and R4.
The internal LTC1735 oscillator can be synchronized to anexternal oscillator by applying and clocking the FCB pinwith a signal above 1.5VP–P. When synchronized to anexternal frequency, Burst Mode operation is disabled butcycle skipping is allowed at low load currents since currentreversal is inhibited. The bottom gate will come on every10 clock cycles to assure the bootstrap cap is kept re-freshed. The rising edge of an external clock applied to theFCB pin starts a new cycle. The FCB pin must not be drivenwhen the device is in shutdown (RUN/SS pin low).
The range of synchronization is from 0.9fO to 1.3fO, withfO set by COSC. Attempting to synchronize to a higherfrequency than 1.3fO can result in inadequate slope com-pensation and cause loop instability with high duty cycles(duty cycle > 50%). If loop instability is observed whilesynchronized, additional slope compensation can be ob-tained by simply decreasing COSC.
The following table summarizes the possible states avail-able on the FCB pin:Table 1FCB Pin Condition
DC Voltage: 0V to 0.7V Burst Disabled/Forced ContinuousCurrent Reversal Enabled
DC Voltage: ≥ 0.9V Burst Mode Operation,No Current Reversal
Feedback Resistors Regulating a Secondary Winding
Ext Clock: (0V to VFCBSYNC) Burst Mode Operation Disabled(VFCBSYNC > 1.5V) No Current Reversal
Efficiency Considerations
The percent efficiency of a switching regulator is equal tothe output power divided by the input power times 100%.It is often useful to analyze individual losses to determinewhat is limiting the efficiency and which change wouldproduce the most improvement. Percent efficiency can beexpressed as:
%Efficiency = 100% – (L1 + L2 + L3 + …)
where L1, L2, etc. are the individual losses as a percentageof input power.
APPLICATIO S I FOR ATIO
WU UU
21
LTC1735
1735fc
Although all dissipative elements in the circuit producelosses, 4 main sources usually account for most of thelosses in LTC1735 circuits: 1) VIN current, 2) INTVCCcurrent, 3) I2R losses, 4) Topside MOSFET transitionlosses.
1) The VIN current is the DC supply current given in theelectrical characteristics which excludes MOSFET driverand control currents. VIN current results in a small (<0.1%)loss that increases with VIN.
2) INTVCC current is the sum of the MOSFET driver andcontrol currents. The MOSFET driver current results fromswitching the gate capacitance of the power MOSFETs.Each time a MOSFET gate is switched from low to high tolow again, a packet of charge dQ moves from INTVCC toground. The resulting dQ/dt is a current out of INTVCC thatis typically much larger than the control circuit current. Incontinuous mode, IGATECHG = f(QT+QB), where QT and QBare the gate charges of the topside and bottom-sideMOSFETs.
Supplying INTVCC power through the EXTVCC switch inputfrom an output-derived or other high efficiency source willscale the VIN current required for the driver and controlcircuits by a factor of (Duty Cycle)/(Efficiency). For ex-ample, in a 20V to 5V application, 10mA of INTVCC currentresults in approximately 3mA of VIN current. This reducesthe mid-current loss from 10% or more (if the driver waspowered directly from VIN) to only a few percent.
3) I2R losses are predicted from the DC resistances of theMOSFET, inductor and current shunt. In continuous modethe average output current flows through L and RSENSE,but is “chopped” between the topside main MOSFET andthe synchronous MOSFET. If the two MOSFETs haveapproximately the same RDS(ON), then the resistance ofone MOSFET can simply be summed with the resistancesof L and RSENSE to obtain I2R losses. For example, if eachRDS(ON) = 0.03Ω, RL = 0.05Ω and RSENSE = 0.01Ω, thenthe total resistance is 0.09Ω. This results in losses rangingfrom 2% to 9% as the output current increases from 1A to5A for a 5V output, or a 3% to 14% loss for a 3.3V output.Effeciency varies as the inverse square of VOUT for thesame external components and output power level. I2Rlosses cause the efficiency to drop at high output currents.
4) Transition losses apply only to the topside MOSFET(s)and only become significant when operating at high inputvoltages (typically 12V or greater). Transition losses canbe estimated from:
Transition Loss = (1.7) VIN2 IO(MAX) CRSS f
Other “hidden” losses such as copper trace and internalbattery resistances can account for an additional 5% to10% efficiency degradation in portable systems. It is veryimportant to include these “system” level losses in thedesign of a system. The internal battery and fuse resis-tance losses can be minimized by making sure that CIN hasadequate charge storage and very low ESR at the switch-ing frequency. A 25W supply will typically require aminimum of 20µF to 40µF of capacitance having a maxi-mum of 0.01Ω to 0.02Ω of ESR. Other losses includingSchottky conduction losses during dead-time and induc-tor core losses generally account for less than 2% totaladditional loss.
Checking Transient Response
The regulator loop response can be checked by looking atthe load current transient response. Switching regulatorstake several cycles to respond to a step in load current.When a load step occurs, VOUT shifts by an amount equalto ∆ILOAD (ESR), where ESR is the effective series resis-tance of COUT. ∆ILOAD also begins to charge or dischargeCOUT, generating the feedback error signal that forces theregulator to adapt to the current change and return VOUTto its steady-state value. During this recovery time VOUTcan be monitored for excessive overshoot or ringing,which would indicate a stability problem. OPTI-LOOPcompensation allows the transient response to be opti-mized over a wide range of output capacitance and ESRvalues. The availability of the ITH pin not only allowsoptimization of control loop behavior but also provides aDC coupled and AC filtered closed loop response testpoint. The DC step, rise time and settling at this test pointtruly reflects the closed loop response. Assuming a pre-dominantly second order system, phase margin and/ordamping factor can be estimated using the percentage ofovershoot seen at this pin. The bandwidth can also beestimated by examining the rise time at the pin. The ITHexternal components shown in the Figure 1 circuit willprovide an adequate starting point for most applications.
APPLICATIO S I FOR ATIO
WU UU
22
LTC1735
1735fc
The ITH series RC–CC filter sets the dominant pole-zeroloop compensation. The values can be modified slightly(from 0.5 to 2 times their suggested values) to optimizetransient response once the final PC layout is done and theparticular output capacitor type and value have beendetermined. The output capacitors need to be selectedbecause the various types and values determine the loopfeedback factor gain and phase. An output current pulse of20% to 100% of full load current having a rise time of 1µsto 10µs will produce output voltage and ITH pin waveformsthat will give a sense of the overall loop stability withoutbreaking the feedback loop. The initial output voltage stepmay not be within the bandwidth of the feedback loop, sothe standard second-order overshoot/DC ratio cannot beused to determine phase margin. The gain of the loop willbe increased by increasing RC and the bandwidth of theloop will be increased by decreasing CC. If RC is increasedby the same factor that CC is decreased, the zero frequencywill be kept the same, thereby keeping the phase the samein the most critical frequency range of the feedback loop.The output voltage settling behavior is related to thestability of the closed-loop system and will demonstratethe actual overall supply performance. For a detailedexplanation of optimizing the compensation components,including a review of control loop theory, refer to Applica-tion Note 76.
A second, more severe transient is caused by switching inloads with large (>1µF) supply bypass capacitors. Thedischarged bypass capacitors are effectively put in parallelwith COUT, causing a rapid drop in VOUT. No regulator canalter its delivery of current quickly enough to prevent thissudden step change in output voltage if the load switchresistance is low and it is driven quickly. If the ratio ofCLOAD to COUT is greater than1:50, the switch rise timeshould be controlled so that the load rise time is limited toapproximately (25)(CLOAD). Thus a 10µF capacitor wouldrequire a 250µs rise time, limiting the charging current toabout 200mA.
Improve Transient Response and Reduce OutputCapacitance with Active Voltage Positioning
Fast load transient response, limited board space and lowcost are requirements of microprocessor power supplies.
APPLICATIO S I FOR ATIO
WU UU
Active voltage positioning improves transient responseand reduces the output capacitance required to power amicroprocessor where a typical load step can be from 0.2Ato 15A in 100ns or 15A to 0.2A in 100ns. The voltage at themicroprocessor must be held to about ±0.1V of nominalin spite of these load current steps. Since the control loopcannot respond this fast, the output capacitors mustsupply the load current until the control loop can respond.Capacitor ESR and ESL primarily determine the amount ofdroop or overshoot in the output voltage. Normally, sev-eral capacitors in parallel are required to meet micropro-cessor transient requirements.
Active voltage positioning is a form of deregulation. It setsthe output voltage high for light loads and low for heavyloads. When load current suddenly increases, the outputvoltage starts from a level higher than nominal so theoutput voltage can droop more and stay within the speci-fied voltage range. When load current suddenly decreasesthe output voltage starts at a level lower than nominal sothe output voltage can have more overshoot and staywithin the specified voltage range. Less output capaci-tance is required when voltage positioning is used be-cause more voltage variation is allowed on the outputcapacitors.
Active voltage positioning can be implemented using theOPTI-LOOP architecture of the LTC1735 and two resistorsconnected to the ITH pin. An input voltage offset is intro-duced when the error amplifier has to drive a resistive load.This offset is limited to ±30mV at the input of the erroramplifier. The resulting change in output voltage is theproduct of input offset and the feedback voltage dividerratio.
Figure 8 shows a CPU-core-voltage regulator with activevoltage positioning. Resistors R1 and R4 force the inputvoltage offset that adjusts the output voltage according tothe load current level. To select values for R1 and R4, firstdetermine the amount of output deregulation allowed. Theactual specification for a typical microprocessor allowsthe output to vary ±0.112V. The LTC1735 reference accu-racy is ±1%. Using 1% tolerance resistors, the totalfeedback divider accuracy is about 1% because bothfeedback resistors are close to the same value. The result-ing setpoint accuracy is ±2% so the output transient
23
LTC1735
1735fc
APPLICATIO S I FOR ATIO
WU UU
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
U1LTC1735
C20.1µF
C80.22µF
C4100pF
C547pF
C3100pFR2
100k
R127k
R50.003Ω
GND
VOUT1.5V15A
VIN7.5V TO24V
GND
C61000pF
C139pF
+ C104.7µF10V
C91µF
5V (OPTIONAL)
C11330pF C19
1µF
+ C15 TO C18180µF4V
C70.1µF
M1FDS6680A
M2, M3FDS6680A×2
C9, C19: TAIYO YUDEN JMK107BJ105C10: KEMET T494A475M010ASC12 TO C14: TAIYO YUDEN GMK325F106C15 TO C18: PANASONIC EEFUE0G181RD1: CENTRAL SEMI CMDSH-3D2: MOTOROLA MBRS340L1: PANASONIC ETQP6F1R0SAM1 TO M3: FAIRCHILD FDS6680AR5: IRC LRF2512-01-R003-JU1: LINEAR TECHNOLOGY LTC1735CS
1735 F08
D1CMDSH-3
R610k
R711.5k
D2MBRS340
C12 TO C1410µF35V
L11µH
R4100k
R3680k
Figure 8. CPU-Core-Voltage Regulator with Active Voltage Positioning
voltage cannot exceed ±0.082V. At VOUT = 1.5V, themaximum output voltage change controlled by the ITH pinwould be:
∆ =
=±
= ±
VInput Offset V
VVV
mV
OSENSEOUT
REF
•
. • ..
0 03 1 50 8
56
With the optimum resistor values at the ITH pin, the outputvoltage will swing from 1.55V at minimum load to 1.44Vat full load. At this output voltage, active voltage position-ing provides an additional ±56mV to the allowable tran-sient voltage on the output capacitors, a 68% improve-ment over the ±82mV allowed without active voltagepositioning.
The next step is to calculate the scale factor for VITH, theITH pin voltage. The VITH scale factor reflects the ITH pin
voltage required for a given load current. VITH controls thepeak sense resistor voltage, which represents the DCoutput current plus one half of the peak-to-peak inductorcurrent. The no load to full load VITH range is from 0.3V to2.4V, which controls the sense resistor voltage from 0V tothe ∆VSENSE(MAX) voltage of 75mV. The calculated VITHscale factor with a 0.003Ω sense resistor is:
V Scale FactorV Range Sense sistor Value
V
V VV
V A
ITHITH
SENSE MAX=
∆
= =
• Re
( . – . ) • ..
. /
( )
2 4 0 3 0 0030 075
0 084
VITH at any load current is:
V II
V Scale Factor
V Offset
ITH OUTDCL
ITH
ITH
= + ∆
+2
•
24
LTC1735
1735fc
At full load current:
V AA
V A V
V
ITH MAXP P
( ) • . / .
.
= +
+
=
−155
20 084 0 3
1 77
At minimum load current:
V A
AV A V
V
ITH MINP P
( ) . • . / .
.
= +
+
=
−0 22
20 084 0 3
0 40
In this circuit, VITH changes from 0.40V at light load to1.77V at full load, a 1.37V change. Notice that ∆IL, thepeak-to-peak inductor current, changes from light load tofull load. Increasing the DC inductor current decreases thepermeability of the inductor core material, which de-creases the inductance and increases ∆IL. The amount ofinductance change is a function of the inductor design.
To create the ±30mV input offset, the gain of the erroramplifier must be limited. The desired gain is:
AV
Input Offset ErrorVVV
ITH= ∆ = =1 372 0 03
22 8.
( . ).
Connecting a resistor to the output of the transconductanceerror amplifier will limit the voltage gain. The value of thisresistor is:
RA
Error Amplifier g mSkITH
V
m= = =22 8
1 317 54
..
.
To center the output voltage variation, VITH must becentered so that no ITH pin current flows when the outputvoltage is nominal. VITH(NOM) is the average voltage be-tween VITH at maximum output current and minimumoutput current:
VV V
V
V VV V
ITH NOMITH MAX ITH MIN
ITH MIN( )( ) ( )
( )–
. – .. .
= +
= + =
21 77 0 40
20 40 1 085
APPLICATIO S I FOR ATIO
WU UU
The Thevenin equivalent of the gain limiting resistancevalue of 17.54k is made up of a resistor R4 that sourcescurrent into the ITH pin and resistor R1 that sinks currentto SGND.
To calculate the resistor values, first determine the ratiobetween them:
kV V
VV V
VINTVCC ITH NOM
ITH NOM= = =
– . – ..
.( )
( )
5 2 1 0851 085
3 79
VINTVCC is equal to VEXTVCC or 5.2V if EXTVCC is not used.Resistor R4 is:
R k R kITH4 1 3 79 1 17 54 84 0= + = + =( ) • ( . ) • . .
Resistor R1 is:
Rk R
kk
kITH11 3 79 1 17 54
3 7922 17= + = + =( ) • ( . ) • .
..
Unfortunately, PCB noise can add to the voltage developedacross the sense resistor, R5, causing the ITH pin voltageto be slightly higher than calculated for a given outputcurrent. The amount of noise is proportional to the outputcurrent level. This PCB noise does not present a seriousproblem but it does change the effective value of R5 so thecalculated values of R1 and R4 may need to be adjusted toachieve the required results. Since PCB noise is a functionof the layout, it will be the same on all boards with the samelayout.
Figures 9 and 10 show the transient response before andafter active voltage positioning is implemented. Noticethat active voltage positioning reduced the transient re-sponse from almost 200mVP-P to a little over 100mVP-P.
Refer to Design Solutions 10 for more information aboutactive voltage positioning.
25
LTC1735
1735fc
APPLICATIO S I FOR ATIO
WU UU
VIN = 12VVOUT = 1.5V
1.5V100mV/DIV
15A
0A
10A/DIV
OUTPUTVOLTAGE
LOADCURRENT
50µs/DIV 1735 F09
Figure 9. Normal Transient Response (Without R1, R4)
VIN = 12VVOUT = 1.5V
1.582V
1.5V
1.418V
100mV/DIV
15A
0A
10A/DIV
50µs/DIV 1735 F10
Figure 10. Transient Response with Active Voltage Positioning
OUTPUTVOLTAGE
LOADCURRENT Figure 11. Plugging into the Cigarette Lighter
Automotive Considerations: Plugging into theCigarette Lighter
As battery-powered devices go mobile, there is a naturalinterest in plugging into the cigarette lighter in order toconserve or even recharge battery packs during operation.But before you connect, be advised: you are plugginginto the supply from hell. The main power line in anautomobile is the source of a number of nasty potentialtransients, including load-dump, reverse-battery anddouble-battery.
Load-dump is the result of a loose battery cable. When thecable breaks connection, the field collapse in the alternatorcan cause a positive spike as high as 60V which takesseveral hundred milliseconds to decay. Reverse-battery isjust what it says, while double-battery is a consequence oftow-truck operators finding that a 24V jump start crankscold engines faster than 12V.
The network shown in Figure 11 is the most straightforward approach to protect a DC/DC converter from theravages of an automotive power line. The series diodeprevents current from flowing during reverse-battery,while the transient suppressor clamps the input voltageduring load-dump. Note that the transient suppressorshould not conduct during double-battery operation, butmust still clamp the input voltage below breakdown of theconverter. Although the LTC1735 has a maximum inputvoltage of 36V, most applications will be limited to 30V bythe MOSFET BVDSS.
VIN
50A IPK RATING
1735 F11
LTC1735
12V
TRANSIENT VOLTAGESUPPRESSOR
GENERAL INSTRUMENT1.5KA24A
Design Example
As a design example, assume VIN = 12V(nominal),VIN = 22V(max), VOUT = 1.8V, IMAX = 5A and f = 300kHz.RSENSE and COSC can immediately be calculated:
RSENSE = 50mV/5A = 0.01Ω
COSC = 1.61(107)/(300kHz) – 11pF = 43pF
Assume a 3.3µH inductor and check the actual value of theripple current. The following equation is used:
∆IVf L
VVL
OUT OUT
IN=
( )( )–1
The highest value of the ripple current occurs at themaximum input voltage:
∆IV
kHz HVV
AL =µ
=1 8300 3 3
11 822
1 7.( . )
–.
.
The maximum ripple current is 33% of maximum outputcurrent, which is about right.
FIGURE 8 CIRCUIT
FIGURE 8 CIRCUIT
26
LTC1735
1735fc
APPLICATIO S I FOR ATIO
WU UU
Next verify the minimum on-time of 200ns is not violated.The minimum on-time occurs at maximum VIN:
tV
V fV
V kHznsON MIN
OUT
IN MAX( )
( )
.( )
= = =1 822 300
273
Since the output voltage is below 2.4V the output resistivedivider will need to be sized to not only set the outputvoltage but also to absorb the sense pin current.
R kV
V V
kV
V Vk
MAXOUT
1 240 8
2 4
240 8
2 4 1 832
( ).
. –
.. – .
=
=
=
Choosing 1% resistors: R1 = 25.5k and R2 = 32.4k yieldsan output voltage of 1.816V.
The power dissipation on the topside MOSFET can beeasily estimated. Choosing a Siliconix Si4412ADY resultsin RDS(ON) = 0.035Ω, CRSS = 100pF. At maximum inputvoltage with T(estimated) = 50°C:
PVV
C C
V A pF kHz
mW
MAIN = ( ) + ° °[ ] Ω( )+ ( ) ( )( )( )
=
1 822
5 1 0 005 50 25 0 035
1 7 22 5 100 300
204
2
2
.( . )( – ) .
.
Because the duty cycle of the bottom MOSFET is muchgreater than the top, a larger MOSFET, Siliconix Si4410DY,(RDS(ON) = 0.02Ω) is chosen. The power dissipation in thebottom MOSFET, again assuming TA = 50°C, is:
PV V
VA
mW
SYNC = ( ) ( ) Ω( )=
22 1 822
5 1 1 0 02
505
2– .. .
Thanks to current foldback, the bottom MOSFET dissipa-tion in short-circuit will be less than under full loadconditions.
CIN is chosen for an RMS current rating of at least 2.5A attemperature. COUT is chosen with an ESR of 0.02Ω for lowoutput ripple. The output ripple in continuous mode will behighest at the maximum input voltage. The worst-caseoutput voltage ripple due to ESR is approximately:
V R I A mVORIPPLE ESR L P P= = Ω = −( ) . ( . )∆ 0 02 2 3 46
PC Board Layout Checklist
When laying out the printed circuit board, the followingchecklist should be used to ensure proper operation of theLTC1735. These items are also illustrated graphically inthe layout diagram of Figure 12. Check the following inyour layout:
1) Are the signal and power grounds segregated? TheLTC1735 PGND pin should tie to the ground plane close tothe input capacitor(s). The SGND pin should then connectto PGND, and all components that connect to SGNDshould make a single point tie to the SGND pin. Thesynchronous MOSFET source pins should connect to theinput capacitor(s) ground.
2) Does the VOSENSE pin connect directly to the feedbackresistors? The resistive divider R1, R2 must be connectedbetween the (+) plate of COUT and signal ground. The 47pFto 100pF capacitor should be as close as possible to theLTC1735. Be careful locating the feedback resistors too faraway from the LTC1735. The VOSENSE line should not berouted close to any other nodes with high slew rates.
3) Are the SENSE – and SENSE + leads routed together withminimum PC trace spacing? The filter capacitor betweenSENSE + and SENSE – should be as close as possible to theLTC1735. Ensure accurate current sensing with Kelvinconnections as shown in Figure 13. Series resistance canbe added to the SENSE lines to increase noise rejection.
4) Does the (+) terminal of CIN connect to the drain of thetopside MOSFET(s) as closely as possible? This capacitorprovides the AC current to the MOSFET(s).
5) Is the INTVCC decoupling capacitor connected closelybetween INTVCC and the power ground pin? This capaci-tor carries the MOSFET driver peak currents. An addi-tional 1µF ceramic capacitor placed immediately next to
27
LTC1735
1735fc
APPLICATIO S I FOR ATIO
WU UU
Figure 12. LTC1735 Layout Diagram
Figure 13. Kelvin Sensing RSENSE
the INTVCC and PGND pins can help improve noiseperformance.
6) Keep the switching node (SW), top gate node (TG) andboost node (BOOST) away from sensitive small-signalnodes, especially from the voltage and current sensing
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS
CC2
CCRC
47pF
1000pF
+COUT
COSC
R1
R2
CBDB
RSENSE
D1
M2
+4.7µF
M1
+CIN
+
–
L1
VIN
–
+
VOUT
1735 F12
SENSE + SENSE –
HIGH CURRENT PATH
1735 F13
CURRENT SENSERESISTOR(RSENSE)
feedback pins. All of these nodes have very large and fastmoving signals and therefore should be kept on the“output side” (Pin 9 to Pin 16) of the LTC1735 and occupyminimum PC trace area.
28
LTC1735
1735fc
TYPICAL APPLICATIO S
U
1.8V/5A Converter from Design Example with Burst Mode Operation Disabled
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CB0.1µF
CC2220pF
47pF
CC470pFRC
33k
RSENSE0.01Ω VOUT
1.8V5A
1000pF
COSC43pF
+4.7µF
+COUT150µF6.3V×2PANASONIC SP
CIN22µF50VCER
M1Si4412DY
M2Si4410DY
COUT: PANASONIC EEFUEOG151RCIN: MARCON THCR70LE1H226ZTL1: PANASONIC ETQP6F3R3HFARSENSE: IRC LR 2010-01-R010F1735 TA02
DBCMDSH-3
R232.4k1%
R125.5k1%MBRS140T3
VIN4.5V TO 22V
L13.3µH
OPTIONAL:CONNECT TO 5V
SGND
CPU Core Voltage Regulator for 2-Step Applications (VIN = 5V)
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CB0.22µF
CC2220pF
47pF
CC220pFRC
20k
100k*
*OPTIONAL TO DEFEAT OVERCURRENT LATCHOFF
RSENSE0.004Ω VOUT
1.5V12A
1000pF
COSC 39pF
+4.7µF
1µF
100pF +
+
COUT180µF4V×3
CO47µF10V
CIN150µF6.3V×2
M1FDS6680A
M2, M3FDS6680A×2
COUT: PANASONIC EEFUEOG181RCIN: PANASONIC EEFUEOJ151RCO: TAIYO YUDEN LMK550BJ476MM-BL1: COILCRAFT 1705022P-781HCRSENSE: IRC LRF 2512-01-R004-J
1735 TA03
DBMBR0530
R222.6k1%
R125.5k1%
MBRD835L
VIN5V
L10.78µH
VIN
SGND
29
LTC1735
1735fc
TYPICAL APPLICATIO S
U
Selectable Output Voltage Converter with Burst Mode Operation Disabled for CPU Power
20
19
18
17
16
15
14
13
12
11
1
2
3
4
5
6
7
8
9
10
NC
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
PGOOD
SENSE–
SENSE+
NC
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
NC
LTC1735F
CSS0.1µF
CB0.22µF
0.1µF4.7Ω
CC247pF
47pF
CC330pFRC
33k
RSENSE0.004Ω VOUT
1.35V/1.60V12A
1000pF
COSC43pF
+4.7µF
1µFCER
+COUT470µF6.3V×3KEMET
ON: VOUT = 1.60VOFF: VOUT = 1.35V
CIN: MARCON THCR70EIH226ZTCOUT: KEMET T510X447M006ASL1: PANASONIC ETQP6F1R2HFARSENSE: IRC LRF2512-01-R004F
M1FDS6680A
M2FDS6680A×2
1735 TA05
CIN22µF×2CER
DBCMDSH-3 R2
10k1%
R114.3k1%
47pF
47pF
10k
MBRS340T3
VIN4.5V TO 24V
L11.2µH
OPTIONAL:CONNECT TO 5V
NC
NCNC
POWER GOOD
R333.2k1%
SGND
VN2222
10Ω
10Ω
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CC2100pF
CC2200pF RC
3.3k
1M
VOUT10k
6.2V
FMMT625
RSENSE0.004Ω
22Ω
T1
VIN4V TO 40V
6
7
10
3
47Ω
R2113k1% COUT
220µF16V×4
VOUT12V3A
R18.06k1%
3300pF
47pF
COSC150pF
+4.7µF
0.1µF
CIN: MARCON THCR70EIH226ZTCOUT: AVX TPSV227M016R0150T1: COILTRONICS VP5-0155RSENSE: IRC LRF2512-01-R004F
M1IRL2910S
M2Si4850EY MBRS1100
1735 TA07
+
100Ω
1nF100V
1nF100V
•
•
CIN22µF50V×2
CMDSH-3
4V to 40V Input to 12V Flyback Converter
30
LTC1735
1735fc
Dual Output 15W 3.3V/5V Power Supply
TYPICAL APPLICATIO S
U
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CB0.1µF
CC2220pF
100pF
CC470pFRC
33k
RSENSE0.012Ω VOUT
5V3.5A
VOUT212V120mAUNREG
1000pF
COSC51pF
+4.7µF
+COUT100µF10V×3AVX
+ CSEC22µF35VAVX
M1Si4802DY
M2Si4802DY
1735 TA04
+ CIN22µF30VOS-CON
DBCMDSH-3
R2105k1%
CIN: SANYO OS-CON 30SC22MCOUT: AVX TPSD107M010R0068T1: 1:8 DALE LPE6562-A262
R120k1%MBRS140T3
VIN5.5V TO 28V
T11:1.810µH
SGND
MBRS1100T3
22Ω1000pF
10k
100Ω
100Ω
140k
5V/3.5A Converter with 12V/200mA Auxiliary Output
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CB0.1µF
0.01µF
CC2100pF
100pF
CC470pF
RC33k RSENSE
0.01Ω VOUT13.3V2.5A
1000pF
COSC47pF
+4.7µF
+ COUT1100µF10V×2
COUT2100µF10V×2
VOUT25V1.5A
M1Si4412DY
M2Si4412DY
M3Si4412DY
1735 TA08
CIN22µF50V
DBCMDSH-3
R262.6k1%
CIN: MARCON THCR70EIH226ZTCOUT1, 2: AVX TPSD107M010R0065T1: BI TECHNOLOGIES HM00-93839RSENSE: IRC LRF2512-01-R010 F
R120k1%
MBRS140T3
CMDSH-3 MBRS140T3
VIN4.5V TO 28V
T1A T1B
T1C
4.7k
1 8•
VOUT2
2 7•
3 6•
SGND
+
31
LTC1735
1735fc
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.However, no responsibility is assumed for its use. Linear Technology Corporation makes no represen-tation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
S Package16-Lead Plastic Small Outline (Narrow .150 Inch)
(Reference LTC DWG # 05-08-1610)
PACKAGE DESCRIPTION
U
GN Package16-Lead Plastic SSOP (Narrow .150 Inch)
(Reference LTC DWG # 05-08-1641)
F Package20-Lead Plastic TSSOP (4.4mm)(Reference LTC DWG # 05-08-1650)
F20 TSSOP 0502
0.09 – 0.20(.0036 – .0079)
0° – 8°
0.45 – 0.75(.018 – .030)
4.30 – 4.50**(.169 – .177)
1.10(.0433)
MAX
0.05 – 0.15(.002 – .006)
0.65(.0256)
BSC0.195 – 0.30
(.0077 – .0118)
6.40BSC
1 3 4 5 6 7 8 9 10
111214 13
6.40 – 6.60*(.252 – .260)
20 19 18 17 16 15
2
MILLIMETERS(INCHES)
DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED .152mm (.006") PER SIDEDIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED .254mm (.010") PER SIDE
*
**
NOTE:1. CONTROLLING DIMENSION: MILLIMETERS
2. DIMENSIONS ARE IN
3. DRAWING NOT TO SCALERECOMMENDED SOLDER PAD LAYOUT
0.45 ±0.05 0.65 TYP
4.50 ±0.106.60 ±0.10
1.05 ±0.10
GN16 (SSOP) 0502
.016 – .050(0.406 – 1.270)
.015 ± .004(0.38 ± 0.10)
× 45°
0° – 8° TYP.007 – .0098(0.178 – 0.249)
.053 – .068(1.351 – 1.727)
.008 – .012(0.203 – 0.305)
.004 – .0098(0.102 – 0.249)
.0250(0.635)
BSC
1 2 3 4 5 6 7 8
.229 – .244(5.817 – 6.198)
.150 – .157**(3.810 – 3.988)
16 15 14 13
.189 – .196*(4.801 – 4.978)
12 11 10 9
.009(0.229)
REF
.254 MIN
RECOMMENDED SOLDER PAD LAYOUT
.150 – .165
.0250 TYP.0165 ± .0015
.045 ±.005
*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE
INCHES(MILLIMETERS)
NOTE:1. CONTROLLING DIMENSION: INCHES
2. DIMENSIONS ARE IN
3. DRAWING NOT TO SCALE
.016 – .050(0.406 – 1.270)
.010 – .020(0.254 – 0.508)
× 45°
0° – 8° TYP.008 – .010
(0.203 – 0.254)
1
N
2 3 4 5 6 7 8
N/2
.150 – .157(3.810 – 3.988)
NOTE 3
16 15 14 13
.386 – .394(9.804 – 10.008)
NOTE 3
.228 – .244(5.791 – 6.197)
12 11 10 9
S16 0502
.053 – .069(1.346 – 1.752)
.014 – .019(0.355 – 0.483)
TYP
.004 – .010(0.101 – 0.254)
.050(1.270)
BSC
.245MIN
N
1 2 3 N/2
.160 ±.005
RECOMMENDED SOLDER PAD LAYOUT
.045 ±.005 .050 BSC
.030 ±.005 TYP
INCHES(MILLIMETERS)
NOTE:1. DIMENSIONS IN
2. DRAWING NOT TO SCALE
3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)
32
LTC1735
1735fc
Linear Technology Corporation1630 McCarthy Blvd., Milpitas, CA 95035-7417(408) 432-1900 FAX: (408) 434-0507 www.linear.com LINEAR TECHNOLOGY CORPORATION 1998
LT/TP 0104 REV C 1K • PRINTED IN USA
TYPICAL APPLICATIO
U
3.3V to 2.5V/5A Converter with External Clock Synchronization Operating at 500kHz
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
COSC
RUN/SS
ITH
FCB
SGND
VOSENSE
SENSE–
SENSE+
TG
BOOST
SW
VIN
INTVCC
BG
PGND
EXTVCC
LTC1735
CSS0.1µF
CB0.1µF
0.1µF
CC251pF
47pF
CC330pF
RC33k RSENSE
0.01Ω VOUT2.5V5A
1000pF
COSC20pF
+4.7µF
+COUT100µF10VAVX×3
M1Si4410DY
M2Si4410DY
47pF
1735 TA06
+ CIN100µF10VOS-CON
DBCMDSH-3
R243.2k1%
CIN: SANYO OS-CON 10SL100MCOUT: AVX TPSD107M010R0065L1: COILCRAFT DO3316P-152RSENSE: IRC LR2010-01-R010-F
R120k1%MBRS140T3
VIN3.3V5V
L11.5µH
SGND
EXTCLOCK500kHz
PART NUMBER DESCRIPTION COMMENTSLTC1530 High Power Step-Down Synchronous DC/DC Controller High Efficiency 5V to 3.3V Conversion at Up to 15A
in SO-8LTC1628/LTC3728 2-Phase, Dual Output Synchronous Step-Down Reduces CIN and COUT, Power Good Output Signal, Synchronizable,
DC/DC Controllers 3.5V ≤ VIN ≤ 36V, IOUT up to 20A, 0.8V ≤ VOUT ≤ 5VLTC1629/LTC3729 20A to 200A PolyPhase Synchronous Controllers Expandable from 2-Phase to 12-Phase, Uses All
Surface Mount Components, No Heat Sink, VIN up to 36VLTC1702 No RSENSE
TM 2-Phase Dual Synchronous Step-Down 550kHz, No Sense ResistorController
LTC1708-PG 2-Phase, Dual Synchronous Controller with Mobile VID 3.5V ≤ VIN ≤ 36V, VID Sets VOUT1, PGOODLTC1736 High Efficiency Synchronous Controller with 5-Bit Mobile Output Fault Protection, 24-Pin SSOP,
VID Control 3.5V ≤ VIN ≤ 36VLTC1778 No RSENSE Current Mode Synchronous Step-Down Up to 97% Efficiency, 4V ≤ VIN ≤ 36V, 0.8V ≤ VOUT ≤ (0.9)(VIN),
Controller IOUT up to 20ALTC1929/ 2-Phase Synchronous Controllers Up to 42A, Uses All Surface Mount Components,LTC1929-PG No Heat Sinks, 3.5V ≤ VIN ≤ 36VLTC3711 No RSENSE Current Mode Synchronous Step-Down Up to 97% Efficiency, Ideal for Pentium® III Processors,
Controller with Digital 5-Bit Interface 0.925V ≤ VOUT ≤ 2V, 4V ≤ VIN ≤ 36V, IOUT up to 20ALTC3729 20A to 200A, 550kHz PolyPhase Synchronous Controller Expandable from 2-Phase to 12-Phase, Uses all Surface Mount
Components, VIN up to 36VLTC3730 IMVP III 3-Phase Synchronous Controller IOUT Up to 60A, 0.6V ≤ VOUT ≤ 1.75V, Integrated MOSFET DriversLTC3732 VRM 9.0/9.1 3-Phase DC/DC Synchronous Step-Down 1.1V ≤ VOUT ≤ 1.85V, 4.5V ≤ VIN ≤ 32V, SSOP-36
ControllerLTC3778 Optional RSENSE Current Mode Synchronous Step-Down 4V ≤ VIN ≤ 36V, Adjustable Frequency Up to 1.2MHz, TSSOP-20
ControllerLTC3832 Low VIN High Power Synchronous Controller VOUT ≥ 0.6V, IOUT ≤ 20A, 3V ≤ VIN ≤ 8VLTC4008 4A Multichemistry Multicell Battery Charger NiCd, NiMH, Lead Acid, Li-Ion Batteries; 6V ≤ VIN ≤ 28V;
1.19V ≤ VOUT ≤ 28VNo RSENSE is a trademark of Linear Technology Corporation. Pentium is a registered trademark of Intel Corporation.
RELATED PARTS