D. De Venuto,Politecnico di Bari 0 Data Converter.

9
D. De Venuto, Politecnico di Bari 1 Data Converter

Transcript of D. De Venuto,Politecnico di Bari 0 Data Converter.

Page 1: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari1

Data Converter

Page 2: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari2

(b) Input signal waveform.

(c) sampling signal (control signal

for the switch). (d) Output signal (to be fed to the A/D converter).

Digital Signal Processing

(a) Sample-and-hold (S/H) circuit. The switch closes seconds every period.

Process of periodically sampling an analog signal.(b)

(c)

(d)

Page 3: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari3

A/D and D/A Converter

A/DconvertervA

123:N

D/Aconverter

vA

123:N

The A/D and the D/A converters as circuit blocks: N-bit digital word.

Page 4: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari4

An N-bit D/A converter using a binary-weighted resistive ladder network.

D/A Converter: Binary-Weighted Resistor configuration

⎟⎠

⎞⎜⎝

⎛+++=+++= − N

NrefNN

refrefrefo

bbb

R

Vb

R

Vb

R

Vb

R

Vi

2...

22

2

2...

2 22

11

121

ofo iRv −=

ofo iRv −=

Page 5: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari5

Basic circuit configurations of a DAC utilizing an R-2R ladder network.

DAC: R-2R ladder network

Page 6: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari6

A practical circuit implementation of a DAC utilizing an R-2R ladder network.

DAC: Practical implementation

Page 7: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari7

The dual-slope A/D conversion method. Note that vA is assumed to be negative.

A/D Converter: Dual-slope

Page 8: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari8

Charge-distribution A/D converter suitable for CMOS implementation. (a) Sample phase; (b) hold phase; and (c) charge-redistribution phase.

The Charge-Redistribution A/D converter

Page 9: D. De Venuto,Politecnico di Bari 0 Data Converter.

D. De Venuto, Politecnico di Bari9

Sigma-Delta A/D converter

a -1 b

g f

IN

SUM

CLK

VR1

c -1 -1d

e

-1-1